首页 > TI 德州仪器 > 逻辑 > 信号开关

TS3A5018 10Ω 四通道 SPDT 模拟开关

The TS3A5018 is a quad single-pole double-throw (SPDT) analog switch that is designed to operate from 2.3 V to 3.6 V. This device can handle both digital and analog signals, and signals up to V+ can be transmitted in either direction.

TS3A5018
Configuration 4 X SPDT
ron(max)(ohms) 10
IL OFF(Max)(nA) 10000
OFF Time(Max)(ns) 6.5
ON Time(Max)(ns) 8
Operating Temperature Range(°C) -40 to 85
Pin/Package 16SOIC
Approx. Price (US$) 0.43 | 1ku
VCC(Min)(V) 3.6
Voltage Nodes(V) 2.5, 3.0, 3.3
RON Flatness(Max)(Ohms) 7
Technology Family TS
ESD Rating(kV) 2kV HBM
Bandwidth(MHz) 300
Charge Injection(Max)(pC) 2
RON Mis-match(Max)(Ohms) 0.8
Voltage Node(V) 2.5, 3.0, 3.3
Vcc max(V) 3.6
Vcc min(V) 2.3
Number of Channels 4
Vcc range(V) -0.5 to 4.6
ICC(uA) 10
Rating Catalog
TS3A5018 特性
TS3A5018 芯片订购指南
器件 状态 温度 价格 封装 | 引脚 封装数量 | 封装载体 丝印标记
TS3A5018D ACTIVE -40 to 85 0.55 | 1ku SOIC (D) | 16 40 | TUBE  
TS3A5018DE4 ACTIVE -40 to 85 0.55 | 1ku SOIC (D) | 16 40 | TUBE  
TS3A5018DG4 ACTIVE -40 to 85 0.55 | 1ku SOIC (D) | 16 40 | TUBE  
TS3A5018DR ACTIVE -40 to 85 0.43 | 1ku SOIC (D) | 16 2500 | LARGE T&R  
TS3A5018DRE4 ACTIVE -40 to 85 0.43 | 1ku SOIC (D) | 16 2500 | LARGE T&R  
TS3A5018DRG4 ACTIVE -40 to 85 0.43 | 1ku SOIC (D) | 16 2500 | LARGE T&R  
TS3A5018 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
TS3A5018D Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018D TS3A5018D
TS3A5018DE4 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018DE4 TS3A5018DE4
TS3A5018DG4 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018DG4 TS3A5018DG4
TS3A5018DR Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018DR TS3A5018DR
TS3A5018DRE4 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018DRE4 TS3A5018DRE4
TS3A5018DRG4 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM TS3A5018DRG4 TS3A5018DRG4
TS3A5018 应用技术支持与电子电路设计开发资源下载
  1. TS3A5018 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器信号开关产品选型与价格 . xls
  3. Logic Guide 2009 (PDF 4263 KB)
  4. 防止模拟开关的额外功耗 (PDF 392 KB) (PDF 1305 KB)
  5. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  6. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  7. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  8. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  9. Designing With Logic (PDF 186 KB)
  10. Live Insertion (PDF 150 KB)
  11. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  12. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  13. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  14. LOGIC Pocket Data Book (PDF 6001 KB)
  15. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  16. Logic Cross-Reference (PDF 2938 KB)