SN74LVTH32373-EP 具有三态输出的增强型产品 3.3V Abt 32 位透明 D 类锁存器
              The SN74LVTH32373 is a 32-bit transparent D-type latch designed for   low-voltage (3.3-V) VCC operation, but with the capability to provide   a TTL interface to a 5-V system environment. This device is particularly   suitable for implementing buffer registers, I/O ports, bidirectional bus   drivers, and working registers.
              This device can be used as four 8-bit latches, two 16-bit latches, or one   32-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the   data (D) inputs. When LE is taken low, the Q outputs are latched at the levels   set up at the D inputs.
              A buffered output-enable (OE)\ input can be used to place the eight outputs   in either a normal logic state (high or low logic levels) or the high-impedance   state
              
              SN74LVTH32373-EP 特性
              
              
                - Controlled Baseline
                  
                      - One Assembly/Test Site, One Fabrication Site
 
                  
                 - Enhanced Diminishing Manufacturing Sources (DMS) Support   
                
 - Enhanced Product-Change Notification   
                
 - Qualification Pedigree
                 - Member of the Texas Instruments Widebus+TM Family   
                
 - State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation   and Low Static-Power Dissipation   
                
 - Typical VOLP (Output Ground Bounce)                     
                  <0.8 V at   VCC = 3.3 V, TA = 25°C   
                
 - Ioff and Power-Up 3-State Support Hot Insertion   
                
 - Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With   3.3-V VCC)   
                
 - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown   Resistors   
                
 - Supports Unregulated Battery Operation Down To 2.7 V   
                
 - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II   
                
 - ESD Protection Exceeds JESD 22
                  
                      - 2000-V Human-Body Model (A114-A)   
                      
 - 200-V Machine Model (A115-A)   
                      
 - 1000-V Charged-Device Model (C101)
 
                  
                 
              
              SN74LVTH32373-EP 芯片订购指南
              
                
                  | 器件 | 
                  状态 | 
                  温度 | 
                  价格(美元) | 
                  封装 | 引脚 | 
                  封装数量 | 封装载体 | 
                  丝印标记 | 
                
                
                  | CLVTH32373IGKEREP | 
                  ACTIVE | 
                  -40 to 85 | 
                  3.46 | 1ku | 
                  LFBGA (GKE) | 96 | 
                  1000 | LARGE T&R | 
                    | 
                
                
                  | V62/04721-01XA | 
                  ACTIVE | 
                  -40 to 85 | 
                  3.46 | 1ku | 
                  LFBGA (ZKE) | 96 | 
                  1000 | LARGE T&R | 
                    | 
                
              
              SN74LVTH32373-EP 质量与无铅数据
              
                
                  | 器件 | 
                  环保计划* | 
                  铅/焊球涂层 | 
                  MSL 等级/回流焊峰 | 
                  环保信息与无铅 (Pb-free) | 
                  DPPM / MTBF / FIT 率 | 
                
                
                  | CLVTH32373IGKEREP | 
                  TBD  | 
                  SNPB  | 
                  Level-3-220C-168 HR | 
                  CLVTH32373IGKEREP | 
                  CLVTH32373IGKEREP | 
                
                
                  | V62/04721-01XA | 
                  TBD  | 
                  SNPB  | 
                  Level-3-220C-168 HR | 
                  V62/04721-01XA | 
                  V62/04721-01XA | 
                
              
              SN74LVTH32373-EP 应用技术支持与电子电路设计开发资源下载
              
                - SN74LVTH32373-EP 数据资料   dataSheet 下载.PDF 
 
                - TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls 
 
                - Shelf-Life Evaluation of Lead-Free Component Finishes  (PDF  1305 KB)
 
                - Understanding and Interpreting Standard-Logic Data Sheets  (PDF  857 KB)
 
                - TI IBIS File Creation, Validation, and Distribution Processes  (PDF  380 KB)
 
                - Implications of Slow or Floating CMOS Inputs  (PDF  101 KB)
 
                - CMOS Power Consumption and CPD Calculation  (PDF  89 KB)
 
                - Designing With Logic  (PDF  186 KB)
 
                - Live Insertion  (PDF  150 KB)
 
                - Input and Output Characteristics of Digital Integrated Circuits  (PDF  1708 KB)
 
                - Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc  (PDF  43 KB) 
 
                - HiRel Unitrode Power Management Brochure  (PDF  206 KB)
 
                - LOGIC Pocket Data Book  (PDF  6001 KB)
 
                - HiRel Unitrode Power Management Brochure  (PDF  206 KB)
 
                - Logic Cross-Reference (PDF  2938 KB)