This octal registered transceiver is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVC543A contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch-enable (LEAB\ or LEBA\) and output-enable (OEAB\ or OEBA\) inputs are provided for each register to permit independent control in either direction of data flow.
The A-to-B enable (CEAB)\ input must be low to enter data from A or to output data from B. If CEAB\ is low and LEAB\ is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB\ places the A latches in the storage mode. With CEAB\ and OEAB\ both low, the 3-state B outputs are active and reflect the data present at the output of the A latches
| SN74LVC543A | |
| Voltage Nodes(V) | 3.3, 2.7, 2.5, 1.8 | 
| Vcc range(V) | 2.0 to 3.6 | 
| Input Level | TTL/CMOS | 
| Output Level | LVTTL | 
| Output Drive(mA) | -24/24 | 
| No. of Outputs | 8 | 
| Logic | True | 
| Static Current | 0.01 | 
| Technology Family | LVC | 
| Rating | Catalog | 
| 器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 | 
| SN74LVC543ADW | ACTIVE | 0 to 70 | 5.85 | 1ku | SOIC (DW) | 24 | 25 | TUBE | |
| SN74LVC543ADWE4 | ACTIVE | 0 to 70 | 5.85 | 1ku | SOIC (DW) | 24 | 25 | TUBE | |
| SN74LVC543ADWG4 | ACTIVE | 0 to 70 | 5.85 | 1ku | SOIC (DW) | 24 | 25 | TUBE | 
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 | 
| SN74LVC543ADW | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC543ADW | SN74LVC543ADW | 
| SN74LVC543ADWE4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC543ADWE4 | SN74LVC543ADWE4 | 
| SN74LVC543ADWG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC543ADWG4 | SN74LVC543ADWG4 |