SN54LVC374A 具有三态输出的八路边沿 D 类触发器
The SN54LVC374A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC374A octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCC operation.
These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. These devices are particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state
|
SN54LVC374A |
| Voltage Nodes(V) |
3.3, 2.7, 2.5, 1.8 |
| Rating |
Military |
SN54LVC374A 特性
- Operate From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max tpd of 6.5 ns at 3.3 V
- Typical VOLP (Output Ground Bounce)
<0.8 V at VCC = 3.3 V, TA= 25°C
- Typical VOHV (Output VOH Undershoot)
>2 V at VCC = 3.3 V, TA = 25°C
- Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
SN54LVC374A 芯片订购指南
| 器件 |
状态 |
温度 |
价格(美元) |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
| SNJ54LVC374AFK |
ACTIVE |
-55 to 125 |
9.75 | 1ku |
LCCC (FK) | 20 |
1 | TUBE |
|
| SNJ54LVC374AJ |
ACTIVE |
-55 to 125 |
5.95 | 1ku |
CDIP (J) | 20 |
1 | TUBE |
|
| SNJ54LVC374AWD |
ACTIVE |
-55 to 125 |
10.35 | 1ku |
CFP (W) | 20 |
1 | TUBE |
|
SN54LVC374A 质量与无铅数据
| 器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
| SNJ54LVC374AFK |
TBD |
POST-PLATE |
N/A for Pkg Type |
SNJ54LVC374AFK |
SNJ54LVC374AFK |
| SNJ54LVC374AJ |
TBD |
A42 |
N/A for Pkg Type |
SNJ54LVC374AJ |
SNJ54LVC374AJ |
| SNJ54LVC374AWD |
TBD |
Call TI |
N/A for Pkg Type |
SNJ54LVC374AWD |
SNJ54LVC374AWD |
SN54LVC374A 应用技术支持与电子电路设计开发资源下载
- SN54LVC374A 数据资料 dataSheet 下载.PDF
- TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)