These devices contain two independent positive-edge-triggered D-type   flip-flops. A low level at the preset () or clear (
) inputs sets or   resets the outputs regardless of the levels of the other inputs. When  and 
 are inactive   (high), data at the data (D) input meeting the setup-time requirements are   transferred to the outputs on the positive-going edge of the clock (CLK) pulse.   Clock triggering occurs at a voltage level and is not directly related to the   rise time of CLK. Following the hold-time interval, data at the D input can be   changed without affecting the levels at the outputs.
The SN54ALS74A and SN54AS74A are characterized for operation over the full military temperature range of -55°C to 125°C
| SN54ALS74A | |
| Voltage Nodes(V) | 5 | 
| Rating | Military | 
| 器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 | 
| SN54ALS74AJ | ACTIVE | -55 to 125 | 4.24 | 1ku | CDIP (J) | 14 | 1 | TUBE | 
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 | 
| SN54ALS74AJ | TBD | A42 | N/A for Pkg Type | SN54ALS74AJ | SN54ALS74AJ |