The ’AC112 devices contain two independent J-K negative-edge-triggered   flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or   resets the outputs, regardless of the levels of the other inputs. When PRE\ and   CLR\ are inactive (high), data at the J and K inputs meeting the setup-time   requirements is transferred to the outputs on the negative-going edge of the   clock pulse (CLK). Clock triggering occurs at a voltage level and is not   directly related to the fall time of the clock pulse. Following the hold-time   interval, data at the J and K inputs may be changed without affecting the levels   at the outputs. These versatile flip-flops can perform as toggle flip-flops by   tying J and K high.
| CD54AC112 | |
| Voltage Nodes(V) | 5 | 
| Technology Family | ACT | 
| Rating | Military | 
| 器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 | 
| CD54AC112F3A | ACTIVE | -55 to 125 | 2.77 | 1ku | CDIP (J) | 16 | 1 | TUBE | CD54AC112F3A | 
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 | 
| CD54AC112F3A | TBD | A42 | N/A for Pkg Type | CD54AC112F3A | CD54AC112F3A |