CD4044B-MIL CMOS 具有三态输出的 CMOS 四路或非 R/S 锁存器
              CD4043B types are quad cross-coupled 3-state CMOS NOR latches and the CD4044B   types are quad cross-coupled 3-state CMOS NAND latches. Each latch has a   separate Q output and individual SET and RESET inputs. The Q outputs are   controlled by a common ENABLE input. A logic "1" or high on the ENABLE input   connects the latch states to the Q outputs. A logic "0" or low on the ENABLE   input disconnects the latch states from the Q outputs, resulting in an open   circuit condition on the Q outputs. The open circuit feature allows common   busing of the outputs.
              The CD4043B and CD4044B types are supplied in 16-lead hermetic dual-in-line   ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix),   16-lead small-outline package (D, DR, DT, DWR, and NSR suffixes), and 16-lead   thin shrink small-outline packages (PW and PWR suffixes).
              
                
                   | 
                  CD4044B-MIL | 
                
                
                  | Voltage Nodes(V) | 
                  5, 10, 15   | 
                
                
                  | Rating | 
                  Military   | 
                
                
                  | Technology Family | 
                  CD4000 | 
                
              
              CD4044B-MIL 特性
              
              
                - 3-state outputs with common output ENABLE   
                
 - Separate SET and RESET inputs for each latch   
                
 - NOR and NAND configurations   
                
 - 5-V, 10-V, and 15-V parametric ratings   
                
 - Standardized symmetrical output characteristics   
                
 - 100% tested for quiescent current at 20 V   
                
 - Maximum input current of 1 uA at 18 V over full package temperature range;   100 nA at 18 V and 25°C   
                
 - Noise margin (over full package temperature range):
                  
                      - 1 V at VDD = 5 V   
                      
 - 2 V at VDD = 10 V   
                      
 - 2.5 V at VDD = 15 V
 
                  
                 - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard   Specifications for Description of 'B' Series CMOS Devices"   
                
 - Applications
                  
                      - Holding register in multi-register system   
                      
 - Four bits of independent storage with output ENABLE   
                      
 - Strobed register   
                      
 - General digital logic   
                      
 - CD4043B for positive logic systems   
                      
 - CD4044B for negative logic systems
 
                  
                 
              
              CD4044B-MIL 芯片订购指南
              
                
                  | 器件 | 
                  状态 | 
                  温度 | 
                  价格 | 
                  封装 | 引脚 | 
                  封装数量 | 封装载体 | 
                  丝印标记 | 
                
                
                  | CD4044BF3A | 
                  ACTIVE | 
                  -55 to 125 | 
                  5.22 | 1ku | 
                  CDIP (J) |   16 | 
                   1 | TUBE | 
                    | 
                
              
              CD4044B-MIL 质量与无铅数据
              
                
                  | 器件 | 
                  环保计划* | 
                  铅/焊球涂层 | 
                  MSL 等级/回流焊峰 | 
                  环保信息与无铅 (Pb-free) | 
                  DPPM / MTBF / FIT 率 | 
                
                
                  | CD4044BF3A | 
                  TBD  | 
                  A42   | 
                  N/A for Pkg Type | 
                  CD4044BF3A | 
                  CD4044BF3A | 
                
              
              CD4044B-MIL 应用技术支持与电子电路设计开发资源下载
              
                - CD4044B-MIL 数据资料   dataSheet 下载.PDF 
 
                - TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls 
 
                - Shelf-Life Evaluation of Lead-Free Component Finishes  (PDF  1305 KB)
 
                - Understanding and Interpreting Standard-Logic Data Sheets  (PDF  857 KB)
 
                - TI IBIS File Creation, Validation, and Distribution Processes  (PDF  380 KB)
 
                - Implications of Slow or Floating CMOS Inputs  (PDF  101 KB)
 
                - CMOS Power Consumption and CPD Calculation  (PDF  89 KB)
 
                - Designing With Logic  (PDF  186 KB)
 
                - Live Insertion  (PDF  150 KB)
 
                - Input and Output Characteristics of Digital Integrated Circuits  (PDF  1708 KB)
 
                - Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc  (PDF  43 KB) 
 
                - HiRel Unitrode Power Management Brochure  (PDF  206 KB)
 
                - LOGIC Pocket Data Book  (PDF  6001 KB)
 
                - HiRel Unitrode Power Management Brochure  (PDF  206 KB)
 
                - Logic Cross-Reference (PDF  2938 KB)