These 18-bit flip-flops feature 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. They are particularly suitable for implementing wider buffer registers, I/O ports, parity bus interfacing, and working registers.
The 'ACT16823 can be used as two 9-bit flip-flops or one 18-bit flip-flop. With the clock-enable (
) input low, the D-type flip-flops enter data on the low-to-high transitions of the clock. Taking
high disables the clock buffer, thus latching the outputs. Taking the clear (
) input low causes the Q outputs to go low independently of the clock.
A buffered output-enable () input can be used to place the outputs in either a normal logic state (high or low logic levels) or a high-impedance state
| 74ACT16823 | |
| Voltage Nodes(V) | 5 |
| Vcc range(V) | 4.5 to 5.5 |
| Input Level | TTL |
| Output Level | CMOS |
| Output Drive(mA) | -24/24 |
| No. of Outputs | 18 |
| Static Current | 0.08 |
| th(ns) | 0.5 |
| tpd max(ns) | 12.9 |
| tsu(ns) | 7 |
| Logic | True |
| Technology Family | ACT |
| Rating | Catalog |
| 器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
| 74ACT16823DL | ACTIVE | -40 to 85 | 1.55 | 1ku | SSOP (DL) | 56 | 25 | TUBE | |
| 74ACT16823DLG4 | ACTIVE | -40 to 85 | 1.55 | 1ku | SSOP (DL) | 56 | 25 | TUBE | |
| 74ACT16823DLR | ACTIVE | -40 to 85 | 1.30 | 1ku | SSOP (DL) | 56 | 1000 | LARGE T&R | |
| 74ACT16823DLRG4 | ACTIVE | -40 to 85 | 1.30 | 1ku | SSOP (DL) | 56 | 1000 | LARGE T&R |
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
| 74ACT16823DL | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16823DL | 74ACT16823DL |
| 74ACT16823DLG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16823DLG4 | 74ACT16823DLG4 |
| 74ACT16823DLR | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16823DLR | 74ACT16823DLR |
| 74ACT16823DLRG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16823DLRG4 | 74ACT16823DLRG4 |