The 'ACT16657 contain two noninverting octal transceiver sections with   separate parity generator/checker circuits and control signals. For either   section, the transmit/receive (1T/R\ or 2T/R\) input determines the direction of   data flow. When 1T/R\ (or 2T/R\) is high, data flows from the 1A (or 2A) port to   the 1B (or 2B) port (transmit mode); when 1T/R\ (or 2T/R\) is low, data flows   from the 1B (or 2B) port to the 1A (or 2A) port (receive mode). When the   output-enable (1
 or 2
) input is high,   both the 1A (or 2A) and 1B (or 2B) ports are in the high-impedance state.
Odd or even parity is selected by a logic high or low level, respectively, on   the 1ODD/
 (or 2ODD/
) input. 1PARITY (or   2PARITY) carries the parity bit value; it is an output from the parity   generator/checker in the transmit mode and an input to the parity   generator/checker in the receive mode
| 74ACT16657 | |
| Voltage Nodes(V) | 5 | 
| Vcc range(V) | 4.5 to 5.5 | 
| Input Level | TTL | 
| Output Level | CMOS | 
| Output Drive(mA) | -24/24 | 
| No. of Outputs | 16 | 
| Logic | True | 
| Static Current | 0.08 | 
| tpd max(ns) | 10.7 | 
| Rating | Catalog | 
| Technology Family | ACT | 
| 器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 | 
| 74ACT16657DL | ACTIVE | -40 to 85 | 17.10 | 1ku | SSOP (DL) | 56 | 20 | TUBE | ACT16657 | 
| 74ACT16657DLR | ACTIVE | -40 to 85 | 14.25 | 1ku | SSOP (DL) | 56 | 1000 | LARGE T&R | ACT16657 | 
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 | 
| 74ACT16657DL | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16657DL | 74ACT16657DL | 
| 74ACT16657DLR | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 74ACT16657DLR | 74ACT16657DLR |