SN74VMEH22501A-EP 增强型产品 8 位通用总线收发器和 2 个 1 位总线收发器
The SN74CVMEH22501A-EP 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBTTM transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME320 backplane topologies.
The SN74CVMEH22501A-EP is pin-for-pin capatible to the VMEH22501, but operates at a wider operating temperature (-40°C to 85°C) range.
High-speed backplane operation is a direct result of the improved OECTM circuitry and high drive that has been designed and tested into the VME64x backplane model
|
SN74VMEH22501A-EP |
Voltage Nodes(V) |
3.3 |
Rating |
HiRel Enhanced Product |
Technology Family |
VME |
SN74VMEH22501A-EP 特性
- Controlled Baseline
- One Assembly/Test Site, One Fabrication Site
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree
- Member of the Texas Instruments WidebusTM Family
- UBTTM Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
- OECTM Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference (EMI)
- Compliant With VME64, 2eVME, and 2eSST Protocols
- Bus Transceiver Split LVTTL Port Provides Feedback Path for Control and Diagnostics Monitoring
- I/O Interfaces Are 5-V Tolerant
- B-Port Outputs (-48 mA/64 mA)
- Y and A-Port Outputs (-12 mA/12 mA)
- Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
- Bus Hold on 3A-Port Data Inputs
- 26- Equivalent Series Resistor on 3A Ports and Y Outputs
- Flow-Through Architecture Facilitates Printed Circuit Board Layout
- Distributed VCC and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
SN74VMEH22501A-EP 芯片订购指南
器件 |
状态 |
温度 |
价格(美元) |
封装 | 引脚 |
封装数量 | 封装载体 |
丝印标记 |
CVMEH22501AIDGGREP |
ACTIVE |
-40 to 85 |
2.97 | 1ku |
TSSOP (DGG) | 48 |
2000 | LARGE T&R |
|
CVMEH22501AIDGVREP |
ACTIVE |
-40 to 85 |
2.97 | 1ku |
TVSOP (DGV) | 48 |
2000 | LARGE T&R |
|
V62/05606-01XE |
ACTIVE |
-40 to 85 |
2.97 | 1ku |
TSSOP (DGG) | 48 |
2000 | LARGE T&R |
|
V62/05606-01YE |
ACTIVE |
-40 to 85 |
2.97 | 1ku |
TVSOP (DGV) | 48 |
2000 | LARGE T&R |
|
SN74VMEH22501A-EP 质量与无铅数据
器件 |
环保计划* |
铅/焊球涂层 |
MSL 等级/回流焊峰 |
环保信息与无铅 (Pb-free) |
DPPM / MTBF / FIT 率 |
CVMEH22501AIDGGREP |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CVMEH22501AIDGGREP |
CVMEH22501AIDGGREP |
CVMEH22501AIDGVREP |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
CVMEH22501AIDGVREP |
CVMEH22501AIDGVREP |
V62/05606-01XE |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
V62/05606-01XE |
V62/05606-01XE |
V62/05606-01YE |
Green (RoHS & no Sb/Br) |
CU NIPDAU |
Level-1-260C-UNLIM |
V62/05606-01YE |
V62/05606-01YE |
SN74VMEH22501A-EP 应用技术支持与电子电路设计开发资源下载
- SN74VMEH22501A-EP 数据资料 dataSheet 下载.PDF
- TI 德州仪器通用总线功能产品选型与价格 . xls
- Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
- Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
- TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
- Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
- CMOS Power Consumption and CPD Calculation (PDF 89 KB)
- Designing With Logic (PDF 186 KB)
- Live Insertion (PDF 150 KB)
- Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
- Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- LOGIC Pocket Data Book (PDF 6001 KB)
- HiRel Unitrode Power Management Brochure (PDF 206 KB)
- Logic Cross-Reference (PDF 2938 KB)