首页 > TI 德州仪器 > 逻辑 > 通用总线功能

SN74VMEH22501A-EP 增强型产品 8 位通用总线收发器和 2 个 1 位总线收发器

The SN74CVMEH22501A-EP 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V VCC operation with 5-V tolerant inputs. The UBTTM transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME320 backplane topologies.

The SN74CVMEH22501A-EP is pin-for-pin capatible to the VMEH22501, but operates at a wider operating temperature (-40°C to 85°C) range.

High-speed backplane operation is a direct result of the improved OECTM circuitry and high drive that has been designed and tested into the VME64x backplane model

SN74VMEH22501A-EP
Voltage Nodes(V) 3.3
Rating HiRel Enhanced Product
Technology Family VME
SN74VMEH22501A-EP 特性
SN74VMEH22501A-EP 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
CVMEH22501AIDGGREP ACTIVE -40 to 85 2.97 | 1ku TSSOP (DGG) | 48 2000 | LARGE T&R  
CVMEH22501AIDGVREP ACTIVE -40 to 85 2.97 | 1ku TVSOP (DGV) | 48 2000 | LARGE T&R  
V62/05606-01XE ACTIVE -40 to 85 2.97 | 1ku TSSOP (DGG) | 48 2000 | LARGE T&R  
V62/05606-01YE ACTIVE -40 to 85 2.97 | 1ku TVSOP (DGV) | 48 2000 | LARGE T&R  
SN74VMEH22501A-EP 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
CVMEH22501AIDGGREP Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM CVMEH22501AIDGGREP CVMEH22501AIDGGREP
CVMEH22501AIDGVREP Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM CVMEH22501AIDGVREP CVMEH22501AIDGVREP
V62/05606-01XE Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM V62/05606-01XE V62/05606-01XE
V62/05606-01YE Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM V62/05606-01YE V62/05606-01YE
SN74VMEH22501A-EP 应用技术支持与电子电路设计开发资源下载
  1. SN74VMEH22501A-EP 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器通用总线功能产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)