首页 > TI 德州仪器 > 逻辑 > 特殊逻辑

SN74SSTV16857 具有 SSTL_2 输入和输出的 14 位寄存缓冲器

This 14-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.

All inputs are SSTL_2, except the LVCMOS reset (RESET)\ input. All outputs are SSTL_2, Class II compatible.

The SN74SSTV16857 operates from a differential clock (CLK and CLK)\. Data are registered at the crossing of CLK going high and CLK\ going low.

The device supports low-power standby operation. When RESET\ is low, the differential input receivers are disabled and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET\ is low, all registers are reset and all outputs are forced low. The LVCMOS RESET\ input always must be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET\ must be held in the low state during power up

SN74SSTV16857
Voltage Nodes(V) 2.5
Input Level SSTL_2
Output Level SSTL_2
Technology Family SSTV
Rating Catalog
SN74SSTV16857 特性
SN74SSTV16857 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
SN74SSTV16857DGGR ACTIVE 0 to 70 2.10 | 1ku TSSOP (DGG) | 48 2000 | LARGE T&R  
SN74SSTV16857DGVR ACTIVE 0 to 70 2.10 | 1ku TVSOP (DGV) | 48 2000 | LARGE T&R  
SN74SSTV16857DGVRG ACTIVE 0 to 70 2.10 | 1ku TVSOP (DGV) | 48 2000 | LARGE T&R  
SN74STV16857DGGRG4 ACTIVE 0 to 70 2.10 | 1ku TSSOP (DGG) | 48 2000 | LARGE T&R  
SN74SSTV16857 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
SN74SSTV16857DGGR Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR SN74SSTV16857DGGR SN74SSTV16857DGGR
SN74SSTV16857DGVR Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM SN74SSTV16857DGVR SN74SSTV16857DGVR
SN74SSTV16857DGVRG Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM SN74SSTV16857DGVRG SN74SSTV16857DGVRG
SN74STV16857DGGRG4 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR SN74STV16857DGGRG4 SN74STV16857DGGRG4
SN74SSTV16857 应用技术支持与电子电路设计开发资源下载
  1. SN74SSTV16857 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器特殊逻辑产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)