The SN74LVC374A octal edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V VCC operation.
This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly
SN74LVC374A-Q1 | |
Voltage Nodes(V) | 3.3, 2.7 |
Vcc range(V) | 2.0 to 3.6 |
Input Level | TTL/CMOS |
Output Level | LVTTL |
Output Drive(mA) | -24/24 |
No. of Outputs | 8 |
Static Current | 0.01 |
th(ns) | 1.5 |
tpd max(ns) | 8.5 |
tsu(ns) | 2 |
Logic | True |
Technology Family | LVC |
Rating | Automotive |
器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
CLVC374AQDWRG4Q1 | ACTIVE | -40 to 125 | 0.28 | 1ku | SOIC (DW) | 20 | 2000 | |
CLVC374AQPWRG4Q1 | ACTIVE | -40 to 125 | 0.28 | 1ku | TSSOP (PW) | 20 | 2000 | |
SN74LVC374AQDWRQ1 | ACTIVE | -40 to 125 | 0.28 | 1ku | SOIC (DW) | 20 | 2000 | |
SN74LVC374AQPWRQ1 | ACTIVE | -40 to 125 | 0.28 | 1ku | TSSOP (PW) | 20 | 2000 |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
CLVC374AQDWRG4Q1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CLVC374AQDWRG4Q1 | CLVC374AQDWRG4Q1 |
CLVC374AQPWRG4Q1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CLVC374AQPWRG4Q1 | CLVC374AQPWRG4Q1 |
SN74LVC374AQDWRQ1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC374AQDWRQ1 | SN74LVC374AQDWRQ1 |
SN74LVC374AQPWRQ1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74LVC374AQPWRQ1 | SN74LVC374AQPWRQ1 |