The SN74ALVC7803 FIFO is suited for buffering asynchronous data paths at 50-MHz clock rates and 13-ns access times and is designed for 3-V to 3.6-V VCC operation. The 56-pin shrink small-outline (DL) package offers greatly reduced board space over DIP, PLCC, and conventional SOIC packages. Two devices can be configured for bidirectional data buffering without additional logic.
The write clock (WRTCLK) and read clock (RDCLK) should be free running and can be asynchronous or coincident. Data is written to memory on the rising edge of WRTCLK when WRTEN1 is high, is low, and input ready (IR) is high. Data is read from memory on the rising edge of RDCLK when ,, and are low and output ready (OR) is high
SN74ALVC7803 | |
Depth | 512 |
Width | 18 |
Fmax(MHz) | 50 |
Sync/Async | S |
Voltage Nodes(V) | 3.3 |
Vcc range(V) | 3.0 to 3.6 |
Technology Family | ALVC |
Output Drive(mA) | -8/16 |
Rating | Catalog |
器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN74ALVC7803-20DL | ACTIVE | 0 to 70 | 5.27 | 1ku | SSOP (DL) | 56 | 20 | TUBE |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN74ALVC7803-20DL | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN74ALVC7803-20DL | SN74ALVC7803-20DL |