This family of four LVDS data line receivers offers the widest common-mode input voltage range in the industry. These receivers provide an input voltage range specification compatible with a 5-V PECL signal as well as an overall increased ground-noise tolerance. They are in industry standard footprints with integrated termination as an option.
Precise control of the differential input voltage thresholds allows for inclusion of 50 mV of input voltage hysteresis to improve noise rejection on slowly changing input signals. The input thresholds are still no more than ±50 mV over the full input common-mode voltage range.
The high-speed switching of LVDS signals usually necessitates the use of a line impedance matching resistor at the receiving-end of the cable or transmission media
SN65LVDT34 | |
Input Signal | CMOS, ECL, LVCMOS, LVDS, LVECL, LVPECL, PECL |
Output Signal | LVTTL |
No. of Rx | 2 |
No. of Tx | 400 |
Signaling Rate(Mbps) | 3.3 |
Rx tpd(Typ)(ns) | 12 |
Tx tpd(Typ)(ns) | 4 |
Part-to-Part Skew(Max)(ps) | 1000 |
Pin/Package | 8SOIC |
Operating Temperature Range(°C) | -40 to 85 |
ESD HBM(kV) | 15 |
Approx. Price (US$) | 1.00 | 1ku |
器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN65LVDT34D | ACTIVE | -40 to 85 | 1.20 | 1ku | SOIC (D) | 8 | 75 | TUBE | |
SN65LVDT34DG4 | ACTIVE | -40 to 85 | 1.20 | 1ku | SOIC (D) | 8 | 75 | TUBE | |
SN65LVDT34DR | ACTIVE | -40 to 85 | 1.00 | 1ku | SOIC (D) | 8 | 2500 | LARGE T&R | |
SN65LVDT34DRG4 | ACTIVE | -40 to 85 | 1.00 | 1ku | SOIC (D) | 8 | 2500 | LARGE T&R |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN65LVDT34D | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN65LVDT34D | SN65LVDT34D |
SN65LVDT34DG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN65LVDT34DG4 | SN65LVDT34DG4 |
SN65LVDT34DR | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN65LVDT34DR | SN65LVDT34DR |
SN65LVDT34DRG4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | SN65LVDT34DRG4 | SN65LVDT34DRG4 |