The SN54LVC573A octal transparent D-type latch is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC573A octal transparent D-type latch is designed for 1.65-V to 3.6-V VCC operation.
These devices feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state.
SN54LVC573A | |
Voltage Nodes(V) | 3.3, 2.7, 2.5, 1.8 |
Rating | Military |
器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SNJ54LVC573AFK | ACTIVE | 5962-9074601M2A | 19.16 | 1ku | LCCC (FK) | 20 | 1 | TUBE | |
SNJ54LVC573AJ | ACTIVE | 5962-9074601MRA | 12.02 | 1ku | CDIP (J) | 20 | 1 | TUBE | |
SNJ54LVC573AW | ACTIVE | 5962-9074601MSA | 13.44 | 1ku | CFP (W) | 20 | 1 | TUBE |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SNJ54LVC573AFK | TBD | POST-PLATE | N/A for Pkg Type | SNJ54LVC573AFK | SNJ54LVC573AFK |
SNJ54LVC573AJ | TBD | A42 | N/A for Pkg Type | SNJ54LVC573AJ | SNJ54LVC573AJ |
SNJ54LVC573AW | TBD | Call TI | N/A for Pkg Type | SNJ54LVC573AW | SNJ54LVC573AW |