The SN54LVC138A 3-line to 8-line decoder/demultiplexer is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC138A 3-line to 8-line decoder/demultiplexer is designed for 1.65-V to 3.6-V VCC operation.
The 'LVC138A devices are designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible.
The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment
SN54LVC138A-SP | |
Rating | Military |
Technology Family | LVC |
器件 | 状态 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
5962-9752601V2A | ACTIVE | 114.43 | 1ku | LCCC (FK) | 20 | 1 | TUBE | |
5962-9752601VEA | ACTIVE | 114.43 | 1ku | CDIP (J) | 16 | 1 | TUBE | |
5962-9752601VFA | ACTIVE | 114.43 | 1ku | CFP (W) | 16 | 1 | TUBE |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
5962-9752601V2A | TBD | POST-PLATE | N/A for Pkg Type | 5962-9752601V2A | 5962-9752601V2A |
5962-9752601VEA | TBD | A42 | N/A for Pkg Type | 5962-9752601VEA | 5962-9752601VEA |
5962-9752601VFA | TBD | A42 | N/A for Pkg Type | 5962-9752601VFA | 5962-9752601VFA |