首页 > TI 德州仪器 > 逻辑 > 触发器/锁存器/寄存器

SN54LS75-SP 4 位双稳态锁存器

These latches are ideally suited for use as temporary storage for binary information between processing units and input/output or indicator units. Information present at a data (D) input is transferred to the Q output when the enable (C) is high and the Q output will follow the data input as long as the enable remains high. When the enable goes low, the information (that was present at the data input at the time the transition occurred) is retained at the Q output until the enable is permitted to go high.

The '75 and 'LS75 feature complementary Q and Q\ outputs from a 4-bit latch, and are available in various 16-pin packages. For higher component density applications, the '77 and 'LS77 4-bit latches are available in 14-pin flat packages

SN54LS75-SP
Voltage Nodes(V) 5
Vcc range(V) 4.5 to 5.5
Input Level TTL
Output Level TTL
Output 2S
No. of Bits 4
Rating Space
Technology Family LS
SN54LS75-SP 特性
SN54LS75-SP 芯片订购指南
器件 状态 温度 价格 封装 | 引脚 封装数量 | 封装载体 丝印标记
5962-7601201VEA ACTIVE -55 to 125 142.98 | 1ku CDIP (J) | 16 1 | TUBE  
5962-7601201VFA ACTIVE -55 to 125 142.98 | 1ku CDIP (J) | 16 1 | TUBE  
SN54LS75-SP 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
5962-7601201VEA TBD A42 N/A for Pkg Type 5962-7601201VEA 5962-7601201VEA
5962-7601201VFA TBD A42 N/A for Pkg Type 5962-7601201VFA 5962-7601201VFA
SN54LS75-SP 应用技术支持与电子电路设计开发资源下载
  1. SN54LS75-SP 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)