The SN54LS670 and SN74LS670 MSI 16-bit TTL register files incorporate the equivalent of 98 gates. The register file is organized as 4 words of 4 bits each and separate on-chip decoding is provided for addressing the four word locations to either write-in or retrieve data. This permits simultaneous writing into one location and reading from another word location.
Four data inputs are available which are used to supply the 4-bit word to be stored. Location of the word is determined by the write-address inputs A and B in conjunction with a write-enable signal. Data applied at the inputs should be in its true form. That is, if a high-level signal is desired from the output, a high-level is applied at the data input for that particular bit location
SN54LS670 | |
Voltage Nodes(V) | 5 |
Vcc range(V) | 4.5 to 5.5 |
Input Level | TTL |
Output Level | TTL |
Output Drive(mA) | |
Output | 3S |
No. of Bits | 16 |
th(ns) | |
tpd max(ns) | |
tsu(ns) | |
Rating | Military |
Technology Family | LS |
器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
SN54LS670J | ACTIVE | -55 to 125 | 5.79 | 1ku | CDIP (J) | 16 | 1 | TUBE | |
SNJ54LS670FK | ACTIVE | -55 to 125 | 15.93 | 1ku | LCCC (FK) | 20 | ||
SNJ54LS670J | ACTIVE | -55 to 125 | 5.82 | 1ku | CDIP (J) | 16 | 1 | TUBE |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
SN54LS670J | TBD | A42 | N/A for Pkg Type | SN54LS670J | SN54LS670J |
SNJ54LS670FK | TBD | POST-PLATE | N/A for Pkg Type | SNJ54LS670FK | SNJ54LS670FK |
SNJ54LS670J | TBD | A42 | N/A for Pkg Type | SNJ54LS670J | SNJ54LS670J |