The ’AC109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high.
CD74AC109 | |
Technology Family | AC |
Rating | Military |
器件 | 状态 | 温度 | 价格 | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
CD74AC109E | ACTIVE | -55 to 125 | 0.34 | 1ku | PDIP (N) | 16 | 25 | TUBE | CD74AC109E |
CD74AC109EE4 | ACTIVE | -55 to 125 | 0.34 | 1ku | PDIP (N) | 16 | 25 | TUBE | CD74AC109E |
CD74AC109M96 | ACTIVE | -55 to 125 | 0.31 | 1ku | SOIC (D) | 16 | 2500 | LARGE T&R | AC109M |
CD74AC109M96E4 | ACTIVE | -55 to 125 | 0.31 | 1ku | SOIC (D) | 16 | 2500 | LARGE T&R | AC109M |
CD74AC109M96G4 | ACTIVE | -55 to 125 | 0.31 | 1ku | SOIC (D) | 16 | 2500 | LARGE T&R | AC109M |
器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
CD74AC109E | Pb-Free (RoHS) | CU NIPDAU | N/A for Pkg Type | CD74AC109E | CD74AC109E |
CD74AC109EE4 | Pb-Free (RoHS) | CU NIPDAU | N/A for Pkg Type | CD74AC109EE4 | CD74AC109EE4 |
CD74AC109M96 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CD74AC109M96 | CD74AC109M96 |
CD74AC109M96E4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CD74AC109M96E4 | CD74AC109M96E4 |
CD74AC109M96G4 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CD74AC109M96G4 | CD74AC109M96G4 |