首页 > TI 德州仪器 > 逻辑 > 触发器/锁存器/寄存器

CD54HC597 具有输入存储的高速 CMOS 逻辑 8 位移位寄存器

The ’HC597 and CD74HCT597 are high-speed silicon gate CMOS devices that are pin compatible with the LSTTL 597 devices. Each device consists of an 8-flip-flop input register and an 8-bit parallel-in/serial-in, serial-out shift register. Each register is controlled by its own clock. A "low" on the parallel load input (PL\) shifts parallel stored data asynchronously into the shift register. A "low" master input (MR\) clears the shift register. Serial input data can also be synchronously shifted through the shift register when PL\ is high.

CD54HC597
Voltage Nodes(V) 5, 3.3
Technology Family HC
Rating Military
CD54HC597 特性
CD54HC597 芯片订购指南
器件 状态 温度 价格 封装 | 引脚 封装数量 | 封装载体 丝印标记
CD54HC597F ACTIVE -55 to 125 5.09 | 1ku CDIP (JT) | 16 1 | TUBE  
CD54HC597F3A ACTIVE -55 to 125 5.91 | 1ku CDIP (JT) | 16 1 | TUBE  
CD54HC597 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
CD54HC597F TBD A42 N/A for Pkg Type CD54HC597F CD54HC597F
CD54HC597F3A TBD A42 N/A for Pkg Type CD54HC597F3A CD54HC597F3A
CD54HC597 应用技术支持与电子电路设计开发资源下载
  1. CD54HC597 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器触发器/锁存器/寄存器产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)