The M24C32, M24C64 and M24128 devices are I2C-compatible electrically erasable programmable memories (EEPROM). They are organized as 4096 × 8 bits, 8192 × 8 bits and 16384 × 8 bits, respectively.
I2C uses a two-wire serial interface, comprising a bidirectional data line and a clock line. The devices carry a built-in 4-bit Device Type Identifier code (1010) in accordance with the I2C bus inition.
The device behaves as a slave in the I2C protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a Start condition, generated by the bus master. The Start condition is followed by a device select code and Read/Write bit (RW) (as described in Table 3), terminated by an acknowledge bit.
When writing data to the memory, the device inserts an acknowledge bit during the 9th bit time, following the bus master’s 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read.
Reference | Generic Part Number | Supply voltage |
M24128 | M24128-BW | 2.5 V to 5.5V |
M24128-BR | 1.8 V to 5.5V | |
M24128-BF | 1.7 V to 5.5V | |
M24C64 | M24C64-W | 2.5 V to 5.5V |
M24C64-R | 1.8 V to 5.5V | |
M24C64-F | 1.7 V to 5.5V | |
M24C32 | M24C32-W | 2.5 V to 5.5V |
M24C32-R | 1.8 V to 5.5V | |
M24C32-F | 1.7 V to 5.5V |
Ordering Model | Storage Capacity | Serial Interface | Marketing Status | Supply Voltage(Vcc) | Supply Voltage(Vcc) | Clock Frequency(fSCL) | Package | ESample Flag |
spec | min | max | max | |||||
kB | V | V | MHz | |||||
M24C32-RDW6TP | 32 | I2C | Active | 1.8 | 5.5 | 0.4 | TSSOP8 | No |
M24C32-RMB6TG | 32 | I2C | Active | 1.8 | 5.5 | 0.4 | UFDFPN 2x3x0.6 8L 0.5MM PITCH | No |
M24C32-RMN6P | 32 | I2C | Active | 1.8 | 5.5 | 0.4 | SO8 | No |
M24C32-RMN6TP | 32 | I2C | Active | 1.8 | 5.5 | 0.4 | SO8 | Yes |