The EL4585 is a PLL (Phase Lock Loop) sub-system, designed for video applications and also suitable for general purpose use up to 36MHz. In video applications, this device generates a TTL/CMOS-compatible pixel clock (CLK OUT) which is a multiple of the TV horizontal scan rate and phase locked to it.
The reference signal is a horizontal sync signal, TTL/CMOS format, which can be easily derived from an analog composite video signal with the EL4583 sync separator. An input signal to “coast” is provided for applications where periodic disturbances are present in the reference video timing such as VTR head switching. The lock detector output indicates correct lock.
The divider ratio is four ratios for NTSC and four similar ratios for the PAL video timing standards by external selection of three control pins. These four ratios have been selected for common video applications including 8FSC, 6FSC, 27MHz (CCIR 601 format) and square picture elements used in some workstation graphics. To generate 4FSC, 3FSC, 13.5MHz (CCIR 601 format) etc., use the EL4584, which does not have the additional divide-by-two stage of the EL4585.
For applications where these frequencies are inappropriate or for general purpose PLL applications the internal divider can be bypassed and an external divider chain used.
芯片型号 | 产品状态 | 温度范围 | 封装尺寸图 | 潮湿敏感度等级MSL | 美元价格US $ |
EL4585CS | 量产 | 工业级 | 16 Ld SOIC | 3 | 6.57 |
EL4585CS-EVAL | 量产 | 评估板 | N/A | 价格录入中 | |
EL4585CSZ | 量产 | 工业级 | 16 Ld SOIC | 3 | 5.47 |
EL4585CSZ-T13 | 量产 | 工业级 | 16 Ld SOIC T +R | 3 | 5.58 |
EL4585CSZ-T7 | 量产 | 工业级 | 16 Ld SOIC T +R | 3 | 5.58 |
EL4585CN | 停产 | 工业级 | 16 Ld PDIP | N/A | N/A |
EL4585CS-T13 | 停产 | 工业级 | 16 Ld SOIC T +R | 3 | N/A |
EL4585CS-T7 | 停产 | 工业级 | 16 Ld SOIC T +R | 3 | N/A |