This octal buffer/driver is designed specifically to improve the performance and density of 3-state memory-address drivers, clock drivers, and bus-oriented receivers and transmitters.
The SN74AHCT240 device is organized as two 4-bit buffers/line drivers with separate output-enable (OE) inputs. When OE is low, the device passes data from the A inputs to the Y outputs. When OE is high, the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE shall be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver
| SN74AHCT240-Q1 | |
| Voltage Nodes(V) | 5 |
| Vcc range(V) | 4.5 to 5.5 |
| Input Level | TTL |
| Output Level | CMOS |
| No. of Outputs | 8 |
| Output Drive(mA) | -8/8 |
| tpd max(ns) | 8.4 |
| Static Current | 0.04 |
| Logic | Inv |
| Technology Family | AHCT |
| Rating | Automotive |
| 器件 | 状态 | 温度 | 价格(美元) | 封装 | 引脚 | 封装数量 | 封装载体 | 丝印标记 |
| CAHCT240IPWRG4Q1 | ACTIVE | -40 to 85 | 0.25 | 1ku | TSSOP (PW) | 20 | 2000 | |
| SN74AHCT240IPWRQ1 | ACTIVE | -40 to 85 | 0.27 | 1ku | TSSOP (PW) | 20 | 2000 |
| 器件 | 环保计划* | 铅/焊球涂层 | MSL 等级/回流焊峰 | 环保信息与无铅 (Pb-free) | DPPM / MTBF / FIT 率 |
| CAHCT240IPWRG4Q1 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | CAHCT240IPWRG4Q1 | CAHCT240IPWRG4Q1 |
| SN74AHCT240IPWRQ1 | Pb-Free (RoHS) | CU NIPDAU | Level-1-260C-UNLIM | SN74AHCT240IPWRQ1 | SN74AHCT240IPWRQ1 |