## **STWD100** ## Watchdog timer circuit #### **Features** - Current consumption 13 µA typ. - Available watchdog timeout periods are 3.4 ms, 6.3 ms, 102 ms and 1.6 s - Chip-enable input - Open drain or push-pull WDO output - Operating temperature range: -40 to +125 °C - Package SOT23-5, SC70-5 (SOT323-5) ## KTTIC July 2008 Rev 5 1/25 ## KTTIC http://www.kttic.com Contents STWD100 ### **Contents** | 1 | Desc | ription | 5 | |---|-------|--------------------------------------------------------------------|-----| | 2 | Oper | ation | 7 | | | 2.1 | Watchdog input (WDI) | 7 | | | 2.2 | Watchdog output (WDO) | | | | 2.3 | Chip-enable input (EN) | 8 | | | 2.4 | Applications information | 8 | | | | 2.4.1 Interfacing to microprocessors with bidirectional reset pins | . 8 | | 3 | Watc | hdog timing1 | 10 | | 4 | Maxi | mum ratings | 15 | | 5 | DC a | nd AC parameters | ۱6 | | 6 | Pack | age mechanical data | 8 | | 7 | | numbering | | | В | Pack | age marking information | 23 | | 9 | Revie | sion history | )Δ | STWD100 List of tables ### List of tables | Table 1. | SOT23-5 and SC70-5 (SOT323-5) pin description | 5 | |----------|---------------------------------------------------------------------------|----| | Table 2. | Absolute maximum ratings | | | Table 3. | Operating and AC measurement conditions | | | Table 4. | DC and AC characteristics | | | Table 5. | SOT23-5 - 5-lead small outline transistor package mechanical data | 19 | | Table 6. | SC70 (SOT323-5) – 5-lead small outline transistor package mechanical data | 21 | | Table 7. | Ordering information scheme | | | Table 8. | Device versions with marking descriptions | | | Table 9. | Document revision history | | # KTTIC List of figures STWD100 ## **List of figures** | Figure 1. | SOT23-5 and SC70-5 (SOT323-5) package connections | Ę | |------------|----------------------------------------------------------------------|----| | Figure 2. | Logic diagram | | | Figure 3. | Block diagram | 6 | | Figure 4. | Open drain WDO output connection | 8 | | Figure 5. | Interfacing to microprocessors with bidirectional reset I/O | ξ | | Figure 6. | Power-up | 1 | | Figure 7. | Normal triggering | 1 | | Figure 8. | Timeout without re-trigger | 12 | | Figure 9. | Trigger after timeout | 13 | | Figure 10. | Enable pin, EN, triggering | 4 | | Figure 11. | SOT23-5 - 5-lead small outline transistor package mechanical drawing | 18 | | Figure 12. | SC70 (SOT323-5) - 5-lead small outline transistor package outline | 2( | STWD100 Description #### 1 Description The STWD100 watchdog timer circuits are self-contained devices which prevent system failures that are caused by certain types of hardware errors (non-responding peripherals, bus contention, etc.) or software errors (bad code jump, code stuck in loop, etc.). The STWD100 watchdog timer has an input, WDI, and an output, $\overline{\text{WDO}}$ (see *Figure 2*). The input is used to clear the internal watchdog timer periodically within the specified timeout period, $t_{\text{wd}}$ (see *Section 3: Watchdog timing*). While the system is operating correctly, it periodically toggles the watchdog input, WDI. If the system fails, the watchdog timer is not reset, a system alert is generated and the watchdog output, $\overline{\text{WDO}}$ , is asserted (see *Section 3: Watchdog timing*). The STWD100 circuit also has an enable pin, $\overline{EN}$ (see *Figure 2*), which can enable or disable the watchdog functionality. The $\overline{EN}$ pin is connected to the internal pull-down resistor. The device is enabled if the $\overline{EN}$ pin is left floating. Figure 1. SOT23-5 and SC70-5 (SOT323-5) package connections Table 1. SOT23-5 and SC70-5 (SOT323-5) pin description | Pin number | Name | Description | | |------------|-----------------|-----------------|--| | 1 | WDO | Watchdog output | | | 2 | GND | Ground | | | 3 | EN | Enable pin | | | 4 | WDI | Watchdog Input | | | 5 | V <sub>CC</sub> | Supply voltage | | Description STWD100 Figure 2. Logic diagram Note: WDO output is available in open drain or push-pull configuration. Figure 3. Block diagram Note: Positive pulse on enable pin $\overline{EN}$ longer than 1 $\mu$ s resets the watchdog timer. STWD100 Operation #### 2 Operation The STWD100 device is used to detect an out-of-control MCU. The user has to ensure watchdog reset within the watchdog timeout period, otherwise the watchdog output is asserted and MCU is restarted. The STWD100 can be also enabled or disabled by the chipenable pin. #### 2.1 Watchdog input (WDI) The WDI input has to be toggled within the watchdog timeout period, $t_{WD}$ , otherwise the watchdog output, $\overline{WDO}$ , is asserted. The internal watchdog timer, which counts the $t_{WD}$ period, is cleared either: - 1. by a transition on watchdog output, WDO (see Figure 8) or - 2. by a pulse on enable pin, EN (see Figure 10) or - 3. by toggling WDI input (low-to-high on all versions and high-to-low on STWD100xW, STWD100xX and STWD100xY only). The pulses on WDI input with a duration of at least 1 $\mu$ s are detected and glitches shorter than 100 ns are ignored. If WDI is permanently tied high or low and $\overline{EN}$ is tied low, the $\overline{WDO}$ toggles every 3.4 ms (t<sub>WD</sub>) on STWD100xP and every t<sub>WD</sub> and t<sub>PW</sub> on STWD100xW, STWD100xX and STWD100xY (see *Figure 8*). #### 2.2 Watchdog output (WDO) When the $V_{CC}$ exceeds the timer startup voltage $V_{START}$ after power-up, the internal watchdog timer starts counting. If the timer is not cleared within the $t_{WD}$ , the $\overline{WDO}$ will go low (see *Figure 6*). After exceeding the $t_{WD}$ , the $\overline{WDO}$ is asserted for $t_{PW}$ on STWD100xW, STWD100xX and STWD100xY regardless of possible WDI transitions (see *Figure 9*). On STWD100xP $\overline{WDO}$ is asserted for a minimum of 10 $\mu$ s and a maximum of $t_{WD}$ after exceeding the $t_{WD}$ period (see *Figure 8* and *Figure 9*). The STWD100 has an active-low open drain or push-pull output. An external pull-up resistor connected to any supply voltage up to 6 V is required in case of open drain $\overline{\text{WDO}}$ output (see *Figure 4*). Select a resistor value large enough to register a logic low, and small enough to register a logic high while supplying all input current and leakage paths connected to the reset output line. A 10 k $\Omega$ pull-up resistor is sufficient in most applications. Operation STWD100 STWD100 5V System +3.3 V VCC WDI WDO GND GND GND Al12645a Figure 4. Open drain WDO output connection ### 2.3 Chip-enable input (EN) All states mentioned in Section 2.1: Watchdog input (WDI) and Section 2.2: Watchdog output (WDO) are valid under the condition that EN is in logical low state. The behavior of $\overline{\text{EN}}$ is common to all versions (i.e. STWD100xP, STWD100xW, STWD100xX and STWD100xY). If the $\overline{EN}$ goes high after power-up in less than $t_{WD}$ from the moment that $V_{CC}$ exceeds the timer startup voltage, $V_{START}$ , the $\overline{WDO}$ will stay high for the same time period as $\overline{EN}$ , plus $t_{WD}$ (see *Figure 10*). If the $\overline{EN}$ goes high anytime during normal operation, the $\overline{WDO}$ will go high as well, but the minimum possible $\overline{WDO}$ pulse width is 10 µs (see *Figure 10*). The pulses on the $\overline{EN}$ pin with a duration of at least 1 $\mu$ s are detected and glitches shorter than 100 ns are ignored. #### 2.4 Applications information #### 2.4.1 Interfacing to microprocessors with bidirectional reset pins Microprocessors with bidirectional reset pins can contend with the STWD100 watchdog output, $\overline{WDO}$ . For example, if the $\overline{WDO}$ output is driven high and the micro wants to pull it low, signal contention will result. To prevent this from occurring, connect a 4.7 k $\Omega$ resistor between the $\overline{WDO}$ output and the micro's reset I/O as in *Figure 5*. STWD100 Operation Buffered Reset to other System Components VCC STWD100 WDO GND Al12643a # KTTIC Watchdog timing STWD100 ## 3 Watchdog timing Figure 6. Power-up STWD100 Watchdog timing Figure 7. Normal triggering Watchdog timing STWD100 STWD100 Watchdog timing Figure 9. Trigger after timeout Watchdog timing STWD100 Figure 10. Enable pin, EN, triggering STWD100 Maximum ratings ## 4 Maximum ratings Stressing the device above the rating listed in *Table 2* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|-------------------------------------------|-------------------------|------| | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> off) | -55 to 150 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or output voltage | $-0.3$ to $V_{CC}$ +0.3 | V | | V <sub>CC</sub> | Supply voltage | -0.3 to 7.0 | V | | I <sub>O</sub> Output current | | 20 | mA | | PD | Power dissipation | 320 | mW | <sup>1.</sup> Reflow at peak temperature of 260 $^{\circ}\text{C}$ (total thermal budget not to exceed 245 $^{\circ}\text{C}$ for greater than 30 seconds). DC and AC parameters #### 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 3*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 3. Operating and AC measurement conditions | Parameter | Value | Unit | |-------------------------------------------------|----------------------------|------| | V <sub>CC</sub> supply voltage | 2.7 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to 125 | °C | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0.2 to 0.8 V <sub>CC</sub> | V | | Input and output timing ref. voltages | 0.3 to 0.7 V <sub>CC</sub> | V | **577** **STWD100** Table 4. DC and AC characteristics | Sym | Description | Test condition <sup>(1)</sup> | Min | Тур | Max | Unit | |--------------------|--------------------------------------|----------------------------------------------------------|---------------------|-----|---------------------|------| | V <sub>CC</sub> | Operating voltage | | 2.7 | 5 | 5.5 | V | | I <sub>CC</sub> | V <sub>CC</sub> supply current | | | 13 | 26 | μΑ | | I <sub>LO</sub> | Open drain output leakage current | from output to the GND or V <sub>CC</sub> | -1 | | +1 | μΑ | | | Input leakage current (WDI) | | -1 | | +1 | μΑ | | V <sub>IH</sub> | Input high voltage (WDI, EN) | | 0.7 V <sub>CC</sub> | | | V | | V <sub>IL</sub> | Input low voltage (WDI, EN) | | | | 0.3 V <sub>CC</sub> | V | | V | Output low voltage (WDO) | $V_{CC} \ge 2.7 \text{ V}, I_{SINK} = 1.2 \text{ mA}$ | | | 0.3 | V | | V <sub>OL</sub> | Output low voltage (VVDO) | V <sub>CC</sub> ≥ 4.5 V, I <sub>SINK</sub> = 3.2 mA | | | 0.4 | ٧ | | V | Output high voltage (WDO) (push-pull | $V_{CC} \ge 2.7 \text{ V}, I_{SOURCE} = 500 \mu\text{A}$ | 0.8 V <sub>CC</sub> | | | V | | V <sub>OH</sub> | only) | V <sub>CC</sub> ≥ 4.5 V, I <sub>SOURCE</sub> = 800 μA | 0.8 V <sub>CC</sub> | | | V | | Enable p | in ( <del>EN</del> ) | | | | | | | | EN input pulse width | | 1 | | | μs | | | EN glitch rejection | | | 100 | | ns | | | EN-to-WDO delay <sup>(2)</sup> | | | 200 | | ns | | | EN pull-down resistance | | 32 | 63 | 100 | kΩ | | Watchdo | g Timer | | | | | | | V <sub>START</sub> | Timer startup voltage | | 1.9 | 2.2 | 2.7 | V | | | TZI | STWD100xP | 2.3 | 3.4 | 4.6 | ms | | | Wetch don't impose the pariod | STWD100xW | 4.3 | 6.3 | 8.6 | ms | | t <sub>WD</sub> | Watchdog timeout period | STWD100xX | 71 | 102 | 142 | ms | | | | STWD100xY | 1.12 | 1.6 | 2.24 | s | | t <sub>PW</sub> | Watchdog active time | | 140 | 210 | 280 | ms | | | WDI-to-WDO delay <sup>(3)</sup> | | | 150 | | ns | | | WDI pulse width | | 1 | | | μs | | | WDI glitch rejection | | | 100 | | ns | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -40$ to 125 °C; $V_{CC} = 2.7$ V to 5.5 V except where noted. <sup>2.</sup> $\overline{WDO}$ will assert for minimum of 10 $\mu s$ even if $\overline{EN}$ transitions high. <sup>3.</sup> WDO will assert for minimum of 10 µs regardless of transition on WDI (valid for STWD100xP only). #### Package mechanical data 6 In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 11. SOT23-5 - 5-lead small outline transistor package mechanical drawing **STWD100** Table 5. SOT23-5 - 5-lead small outline transistor package mechanical data | Complete | millimeters | | | inches | | | |----------|-------------|------|------|--------|-------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | 1.20 | 0.90 | 1.45 | 0.047 | 0.035 | 0.057 | | A1 | | | 0.15 | | | 0.006 | | A2 | 1.05 | 0.90 | 1.30 | 0.041 | 0.035 | 0.051 | | В | 0.40 | 0.35 | 0.50 | 0.016 | 0.014 | 0.020 | | С | 0.15 | 0.09 | 0.20 | 0.006 | 0.004 | 0.008 | | D | 2.90 | 2.80 | 3.00 | 0.114 | 0.110 | 0.118 | | D1 | 1.90 | | | 0.075 | | | | E | 2.80 | 2.60 | 3.00 | 0.110 | 0.102 | 0.118 | | е | 0.95 | | | 0.037 | | | | F | 1.60 | 1.50 | 1.75 | 0.063 | 0.059 | 0.069 | | K | | 0° | 10° | | 0° | 10° | | L | 0.35 | 0.10 | 0.60 | 0.014 | 0.004 | 0.024 | SIDE VIEW GAUGE PLANE $A^{\dagger}1$ O.1 C COPLANAR LEADS 0,15 SEATING PLANE E/2 E1/2 b Nx (5 LEADS) TOP VIEW SC70(SOT323-5) Figure 12. SC70 (SOT323-5) - 5-lead small outline transistor package outline 20/25 Table 6. SC70 (SOT323-5) – 5-lead small outline transistor package mechanical data | Symbol | | mm | | | inches | | | |--------|------|------|------|-------|--------|-------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | Α | | 0.80 | 1.10 | | 0.031 | 0.043 | | | A1 | | 0.00 | 0.10 | | 0.000 | 0.004 | | | A2 | 0.90 | 0.80 | 1.00 | 0.035 | 0.031 | 0.039 | | | b | | 0.15 | 0.30 | | 0.006 | 0.012 | | | С | | 0.10 | 0.22 | | 0.004 | 0.009 | | | D | 2.00 | 1.80 | 2.20 | 0.079 | 0.071 | 0.087 | | | E | 2.10 | 1.80 | 2.40 | 0.083 | 0.071 | 0.094 | | | E1 | 1.25 | 1.15 | 1.35 | 0.049 | 0.045 | 0.053 | | | е | 0.65 | | | 0.026 | | | | | e1 | 1.30 | | | 0.051 | | | | | L | 0.36 | 0.26 | 0.46 | 0.014 | 0.010 | 0.018 | | | < | - | 0° | 8° | - | 0° | 8° | | | N | | 5 | | | 5 | | | Part numbering STWD100 WY ## 7 Part numbering Device type STWD100 #### **Output type** N: Open drain (active low) P: Push-pull (active low) #### **Device version** P: $t_{WD} = 3.4 \text{ ms}$ , $t_{PW} = t_{WD} = 3.4 \text{ ms}$ W: $t_{WD} = 6.3 \text{ ms}, t_{PW} = 210 \text{ ms}$ $X: t_{WD} = 102 \text{ ms}, t_{PW} = 210 \text{ ms}$ Y: $t_{WD} = 1.6 \text{ s}, t_{PW} = 210 \text{ ms}$ #### **Package** WY: SOT23-5 W8: SC70-5 (SOT323-5) #### Temperature range 3: -40 to +125 °C #### Shipping method E: ECOPACK® package, tubes F: ECOPACK® package, tape & reel Note: Contact local ST sales office for availability of device versions other than STWD100NPWY3F. #### **STWD100** ## 8 Package marking information Table 8. Device versions with marking descriptions | Part number <sup>(1)</sup> | Watchdog<br>timing period | | Output configuration | Topside marking | Bottomside<br>marking <sup>(2)</sup> | | |----------------------------|---------------------------|-----------------|----------------------|-----------------|--------------------------------------|--| | | t <sub>wd</sub> | t <sub>pw</sub> | | | marking. | | | STWD100NPxxxx | 3.4 ms | 3.4 ms | open drain | WNP | PYWW | | | STWD100NWxxxx | 6.3 ms | 210 ms | open drain | WNW | PYWW | | | STWD100NXxxxx | 102 ms | 210 ms | open drain | WNX | PYWW | | | STWD100NYxxxx | 1.6 s | 210 ms | open drain | WNY | PYWW | | | STWD100PWxxxx | 6.3 ms | 210 ms | push-pull | WPW | PYWW | | | STWD100PXxxxx | 102 ms | 210 ms | push-pull | WPX | PYWW | | | STWD100PYxxxx | 1.6 s | 210 ms | push-pull | WPY | PYWW | | <sup>1.</sup> Contact local ST sales office for availability of device versions other than STWD100NPWY3F. <sup>2.</sup> Description: P = assembly plant code, Y = assembly year (0 to 9), WW = assembly work week ((01 to 52). Revision history STWD100 ## 9 Revision history Table 9. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------| | 08-Nov-2007 | 1 | Initial release. | | 23-Jan-2008 | 2 | Updated cover page and <i>Table 4</i> ; document status upgraded to full datasheet. | | 28-Jan-2008 | 3 | Updated cover page. | | 17-Mar-2008 | 4 | Updated cover page, Figure 4, 7, 9, and Table 4, 8. | | 31-Jul-2008 | 5 | Updated Features on cover page and Table 4. | ## KTTIC http://www.kttic.com **STWD100** #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 25/25