## nttp://www.kttic.com

### Wide Input, 1.3MHz Synchronous PWM Controller

#### FEATURES

- 2.5V to 20V Step Down Achieved Using Dual Input
- Small 10-Pin MSOP Package
- Up to 15A Ouput Capability
- Highly Integrated Design, Minimal Components
- UVLO Detects Both V<sub>CC</sub> and V<sub>IN</sub>
- Short Circuit Protection with Auto-Restart
- On-Board 1.5Ω sink (2Ω source) NFET Drivers
- Programmable Soft Start
- Fast Transient Response
- High Efficiency: Greater than 94% Possible
- Asynchronous Start-Up into a Pre-Charged Output



#### Now Available in Lead Free Packaging

#### **APPLICATIONS**

- DSL Modems
- Set-Top Boxes
- 12V VIN Point of Load Apps.

#### DESCRIPTION

The SP6139 is a synchronous step-down switching regulator controller optimized for high efficiency. The part is designed to be especially attractive for dual supply, 12V step down with 5V used to power the controller. This lower V<sub>CC</sub> voltage minimizes power dissipation in the part. The SP6139 is designed to drive a pair of external NFETs using a fixed 1.3MHz frequency, PWM voltage mode architecture. Protection features include UVLO, thermal shutdown and output short circuit protection. The SP6139 is available in the cost and space saving 10-pin MSOP.

#### TYPICAL APPLICATION CIRCUIT



1

### **CTT<del>IC</del><u>http://www.kttic.c</u>O199</mark>0lute maximum ratings**

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

| V <sub>CC</sub> | 7V                            |
|-----------------|-------------------------------|
| BST             |                               |
| BST-SWN         | 0.3V to 7V                    |
| SWN             | 1V to 20V                     |
| GH              | 0.3V to BST+0.3V              |
| GH-SWN          | 7V                            |
| All other pins  | 0.3V to V <sub>CC</sub> +0.3V |

Peak Output Current < 10us GH,GL

| Storage Temperature                  | 65°C to 150°C |
|--------------------------------------|---------------|
| Power Dissipation                    | 1W            |
| Lead Temperature (Soldering, 10 sec) |               |
| ESD Rating                           | 2kV HBM       |
| Thermal Resistance                   | 41.9°C/W      |

.....2A

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified: -40°C <  $T_{AMB}$  < 85°C, 4.5V <  $V_{CC}$  < 5.5V, BST= $V_{CC}$ ,SWN = GND = 0.0V, UVIN = 3.0V, C $V_{CC}$  = 10 $\mu$ F, C<sub>COMP</sub> = 0.1 $\mu$ F, CGH = CGL = 3.3nF, C<sub>SS</sub> = 50nF, Typical measured at  $V_{CC}$ =5V. The  $\blacklozenge$  denotes the specifications which apply over the full operating temperature range, unless otherwise specified.

| PARAMETER                                              | MIN     | ТҮР     | MAX     | UNITS | • | CONDITIONS                                                    |
|--------------------------------------------------------|---------|---------|---------|-------|---|---------------------------------------------------------------|
| QUIESCENT CURRENT                                      |         |         |         |       |   | I                                                             |
| V <sub>CC</sub> Supply Current                         |         | 1.5     |         | mA    |   | V <sub>FB</sub> =0.9V (No switching)                          |
| BST Supply Current                                     |         | 0.2     | 0.4     | mA    | ٠ | V <sub>FB</sub> =0.9V (No switching)                          |
| PROTECTION: UVLO                                       |         |         |         |       |   |                                                               |
| V <sub>CC</sub> UVLO Start Threshold                   | 4.00    | 4.25    | 4.5     | V     | • |                                                               |
| V <sub>CC</sub> UVLO Stop Threshold                    | 3.80    | 4.05    | 4.4     | V     | • |                                                               |
| V <sub>CC</sub> UVLO Hysteresis                        |         | 200     |         | mV    |   |                                                               |
| UVIN Start Threshold                                   | 2.3     | 2.5     | 2.65    | V     | • |                                                               |
| UVIN Stop Threshold                                    | 2.0     | 2.2     | 2.35    | V     | • |                                                               |
| UVIN Hysteresis                                        |         | 300     |         | mV    |   |                                                               |
| ERROR AMPLIFIER REFERENCE                              |         |         |         |       |   |                                                               |
| Error Amplifier Reference                              | 0.792   | 0.800   | 0.808   | V     |   | 2X Gain Config., Measure COMP/2                               |
| Error Amplifier Reference<br>Over Line and Temperature | 0.788   | 0.800   | 0.812   | V     | • |                                                               |
| Error Amplifier Transconductance                       |         | 6       |         | ms    |   |                                                               |
| Error Amplifier Gain                                   |         | 60      |         | dB    |   | No Load                                                       |
| COMP Sink Current                                      |         | 150     |         | μΑ    |   | V <sub>FB</sub> = 0.9V, COMP = 0.9V                           |
| COMP Source Current                                    |         | 150     |         | μA    |   | V <sub>FB</sub> = 0.7V, COMP = 2.2V                           |
| V <sub>FB</sub> Input Bias Current                     |         | 50      | 200     | nA    | ٠ | V <sub>FB</sub> = 0.8V                                        |
| Internal Pole                                          |         | 4       |         | MHz   |   |                                                               |
| COMP Clamp                                             |         | 2.5     |         | V     |   | V <sub>FB</sub> =0.7V, T <sub>A</sub> = 25°C                  |
| COMP Clamp Temp. Coefficient                           |         | -2      |         | mV/°C |   |                                                               |
| CONTROL LOOP: PWM COMPARAT                             | OR, RAM | P & LOO | P DELAY | PATH  |   |                                                               |
| Ramp Amplitude                                         | 0.92    | 1.1     | 1.28    | V     | • |                                                               |
| RAMP Offset                                            |         | 1.1     |         | V     |   | $T_A = 25^{\circ}C$ , RAMP COMP<br>until GH starts switching  |
| RAMP Offset Temp. Coefficient                          |         | -2      |         | mV/°C |   |                                                               |
| GH Minimum Pulse Width                                 |         | 90      | 180     | ns    | • |                                                               |
| Maximum Controllable Duty Ratio                        | 92      | 97      |         | %     | • | Maximum Duty Ratio Measured just before pulse skipping begins |
| Maximum Duty Ratio                                     | 100     |         |         | %     |   | Valid for 20 Cycles                                           |
| Internal Oscillator Frequency                          | 1.1     | 1.3     | 1.5     | MHz   | • |                                                               |

#### TT C http://www.kttic.comparent TRICAL CHARACTERISTICS Unless otherwise specified: 0°C < T<sub>AMB</sub> < 70°C, 4.5V < V<sub>CC</sub> < 5.5V, BST=V<sub>CC</sub>, SWN = GND = 0.0V, UVIN = 3.0V, CV<sub>CC</sub> =

Unless otherwise specified:  $0^{\circ}C < T_{AMB} < 70^{\circ}C$ ,  $4.5V < V_{CC} < 5.5V$ , BST= $V_{CC}$ ,SWN = GND = 0.0V, UVIN = 3.0V,  $CV_{CC} = 10\mu$ F,  $C_{COMP} = 0.1\mu$ F, CGH = CGL = 3.3nF,  $C_{SS} = 50$ nF, Typical measured at  $V_{CC}=5V$ . The  $\blacklozenge$  denotes the specifications which apply over the full operating temperature range, unless otherwise specified.

| PARAMETER                                           | MIN   | ТҮР  | MAX | UNITS  | ٠ | CONDITIONS                                         |  |  |  |
|-----------------------------------------------------|-------|------|-----|--------|---|----------------------------------------------------|--|--|--|
| TIMERS: SOFTSTART                                   |       |      |     |        |   |                                                    |  |  |  |
| SS Charge Current                                   |       | 10   |     | μA     |   |                                                    |  |  |  |
| SS Discharge Current                                | 1     |      |     | mA     | ٠ | Fault Present, SS = 0.2V                           |  |  |  |
| <b>PROTECTION: SHORT CIRCUIT &amp; TH</b>           | ERMAL |      |     |        |   |                                                    |  |  |  |
| Short Circuit Threshold Voltage                     | 0.2   | 0.25 | 0.3 | V      | • | Measured V <sub>REF</sub> (0.8V) - V <sub>FB</sub> |  |  |  |
| Hiccup Timeout                                      |       | 50   |     | ms     |   | $V_{FB} = 0.0V$                                    |  |  |  |
| Number of Allowable Clock Cycles at 100% Duty Cycle |       | 20   |     | Cycles |   | V <sub>FB</sub> = 0.7V                             |  |  |  |
| Minimum GL Pulse After 20 Cycles                    |       | 0.5  |     | Cycles |   | $V_{FB} = 0.7V$                                    |  |  |  |
| Thermal Shutdown Temperature                        |       | 145  |     | °C     |   |                                                    |  |  |  |
| Thermal Recovery Temperature                        |       | 135  |     | °C     |   |                                                    |  |  |  |
| Thermal Hysteresis                                  |       | 10   |     | °C     |   |                                                    |  |  |  |
| OUTPUT: NFET GATE DRIVERS                           |       |      |     |        |   |                                                    |  |  |  |
| GH & GL Rise Times                                  |       | 35   | 50  | ns     | • | Measured 10% to 90%                                |  |  |  |
| GH & GL Fall Times                                  |       | 30   | 40  | ns     | • | Measured 90% to 10%                                |  |  |  |
| GL to GH Non Overlap Time                           |       | 45   | 70  | ns     | • | GH & GL Measured at 2.0V                           |  |  |  |
| SWN to GL Non Overlap Time                          |       | 20   | 30  | ns     | • | Measured SWN = 100mV to GL = 2.0V                  |  |  |  |
| GH & GL Pull Down Resistance                        |       | 50   |     | KΩ     |   |                                                    |  |  |  |

#### PIN DESCRIPTION

ntto Copyright 2006 Sinex Corporation C. CON

| PIN # | PIN NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1     | V <sub>CC</sub> | Bias Supply Input. Connect to external 5V supply. Used to power internal circuits and low side gate driver.                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| 2     | GL              | High current driver output for the low side NFET switch. It is always low if GH is high or during a fault. Resistor pull down ensure low state at low voltage.                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 3     | GND             | Ground Pin. The control circuitry of the IC and lower power driver are referenced to this pin. Return separately from other ground traces to the (-) terminal of C <sub>OUT</sub> .                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 4     | V <sub>FB</sub> | Feedback Voltage and Short Circuit Detection pin. It is the inverting input of the Error Amplifier and serves as the output voltage feedback point for the Buck Converter. The output voltage is sensed and can be adjusted through an external resistor divider. Whenever $V_{FB}$ drops 0.25V below the positive reference, a short circuit fault is detected and the IC enters hiccup mode. |  |  |  |  |  |  |  |
| 5     | COMP            | Output of the Error Amplifier. It is internally connected to the non-inverting input of the PWM comparator. An optimal filter combination is chosen and connected to this pin and either ground or $V_{FB}$ to stabilize the voltage mode loop.                                                                                                                                                |  |  |  |  |  |  |  |
| 6     | UVIN            | UVLO input for $V_{\text{IN}}$ voltage. Connect a resistor divider between $V_{\text{IN}}$ and UVIN to set minimum operating voltage.                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| 7     | SS              | Soft Start. Connect an external capacitor between SS and GND to set the soft start rate based on the $10\mu$ A source current. The SS pin is held low via a 1mA (min) current during all fault conditions.                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 8     | SWN             | Lower supply rail for the GH high-side gate driver. Connect this pin to the switching node at the junction between the two external power MOSFET transistors.                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| 9     | GH              | High current driver output for the high side NFET switch. It is always low if GL is high or during a fault. Resistor pull down ensures low state at low voltage.                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 10    | BST             | High side driver supply pin. Connect BST to the external boost diode and capacitor as shown in the Typical Application Circuit on page 1. High side driver is connected between BST pin and SWN pin.                                                                                                                                                                                           |  |  |  |  |  |  |  |
|       |                 |                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |

Κ

SP6139 Wide Input, 1.3MHz Synchronous PWM Controller

### **UNCTIONAL DIAGRAM**



#### **General Overview**

The SP6139 is a fixed frequency, voltage mode, synchronous PWM controller optimized for high efficiency. The part has been designed to be especially attractive for split plane applications utilizing 5V to power the controller and 2.5V to 20V for step down conversion.

The heart of the SP6139 is a wide bandwidth transconductance amplifier designed to accommodate Type II and Type III compensation schemes. A precision 0.8V reference present on the positive terminal of the error amplifier permits the programming of the output voltage down to 0.8V via the V<sub>FB</sub> pin. The output of the error amplifier, COMP, compared to a 1.1V peak-to-peak ramp is responsible for trailing edge PWM control. This voltage ramp and PWM control logic are governed by the internal oscillator that accurately sets the PWM frequency to 1.3MHz.

The SP6139 contains two unique control features that are very powerful in distributed applications. First, asynchronous driver control is enabled during start up to prohibit the low side NFET from pulling down the output until the high side NFET has attempted to turn on. Second, a 100% duty cycle timeout ensures that the low side NFET is periodically enhanced during extended periods at 100% duty cycle. This guarantees the synchronized refreshing of the BST capacitor during very large duty ratios.

The SP6139 also contains a number of valuable protection features. A programmable input (VIN) UVLO allows a user to set the exact value at which the conversion voltage is at a safe point to begin down conversion, and an internal  $V_{CC}$ UVLO ensures that the controller itself has enough voltage to properly operate. Other pro-

4



tection features include thermal shutdown and short-circuit detection. In the event that either a thermal, short-circuit, or UVLO fault is detected, the SP6139 is forced into an idle state where the output drivers are held off for a finite period before a re-start is attempted.

#### Under Voltage Lock Out (UVLO)

The SP6139 contains two separate UVLO comparators to monitor the bias ( $V_{CC}$ ) and conversion ( $V_{IN}$ ) voltages independently. The  $V_{CC}$  UVLO threshold is internally set to 4.25V, whereas the  $V_{IN}$  UVLO threshold is programmable through the UVIN pin. When the UVIN pin is greater than 2.5V, the SP6139 is permitted to start up pending the removal of all other faults. Both the  $V_{CC}$  and  $V_{IN}$  UVLO comparators have been designed with hysteresis to prevent noise from resetting a fault.

#### Soft Start

"Soft Start" is achieved when a power converter ramps up the output voltage while controlling the magnitude of the input supply source current. In a modern step down converter, ramping up the positive terminal of the error amplifier controls soft start. As a result, excess source current can be defined as the current required to charge the output capacitor.

 $IV_{IN} = C_{OUT} * \Delta V_{OUT} / \Delta TSoft-start$ 

The SP6139 provides the user with the option to program the soft start rate by tying a capacitor from the SS pin to GND. The selection of this capacitor is based on the  $10\mu$ A pull up current present at the SS pin and the 0.8V reference voltage. Therefore, the excess source can be redefined as:

$$IV_{IN} = C_{OUT} * \Delta V_{OUT} * 10 \mu A / (C_{SS} * 0.8V)$$

#### Hiccup

Upon the detection of a power, thermal, or shortcircuit fault, the SP6139 is forced into an idle state for 100mS (typical). The SS and COMP pins are immediately pulled low, and the gate drivers are held off for the duration of the timeout period. Power and thermal faults must be removed before a restart may be attempted, whereas, a short-circuit fault is internally cleared shortly after the fault latch is set. Therefore, a restart attempt is guaranteed every 100mS (typical) as long as the short-circuit condition persists.

#### Thermal and Short-Circuit Protection

Because the SP6139 is designed to drive large NFETs running at high current, there is a chance that either the controller or power converter will become too hot. Therefore, an internal thermal shutdown (145°C) has been included to prevent the IC from malfunctioning at extreme temperatures.

A short-circuit detection comparator has also been included in the SP6139 to protect against the accidental short or severe buildup of current at the output of the power converter. This comparator constantly monitors the positive and negative terminals of the error amplifier, and if the  $V_{FB}$  pin ever falls more than 250mV (typical) below the positive reference, a short-circuit fault is set. Because the SS pin overrides the internal 0.8V reference during soft start, the SP6139 is capable of detecting short-circuit faults throughout the duration of soft start as well as in regular operation.

#### Error Amplifier and Voltage Loop

As stated before, the heart of the SP6139 voltage error loop is a high performance, wide bandwidth transconductance amplifier. Because of the amplifier's current limited  $(+/-150\mu A)$ transconductance, there are many ways to compensate the voltage loop or to control the COMP pin externally. If a simple, single pole, single

### KTTIC http://www.kttic.com Theory of Operation

zero response is required, then compensation can be as simple as an RC cirucit to Ground. If a more complex compensation is required, then the amplifier has enough bandwidth (45° at 4 MHz) and enough gain (60dB) to run Type III compensation schemes with adequate gain and phase margins at crossover frequencies greater than 50kHz.

The common mode output of the error amplifier is 0.9V to 2.2V. Therefore, the PWM voltage ramp has been set between 1.1V and 2.2V to ensure proper 0% to 100% duty cycle capability. The voltage loop also includes two other very important features. One is an asynchronous startup mode. Basically, the GL driver cannot turn on unless the GH driver has attempted to turn on or the SS pin has exceeded 1.7V. This feature prevents the controller from "dragging down" the output voltage during startup or in fault modes. The second feature is a 100% duty cycle timeout that ensures synchronized refreshing of the BST capacitor at very high duty ratios. In the event that the GH driver is on for 20 continuous clock cycles, a reset is given to the PWM flip flop half way through the 21st cycle. This forces GL to rise for the remainder of the cycle, in turn refreshing the BST capacitor.

#### **Gate Drivers**

The SP6139 contains a pair of powerful  $2\Omega$ SOURCE and  $1.5\Omega$  SINK drivers. These stateof-the-art drivers are designed to drive external NFETs capable of handling up to 30A. Rise, fall, and non-overlap times have all been minimized to achieve maximum efficiency. All drive pins GH, GL & SWN are monitored continuously to ensure that only one external NFET is ever on at any given time.



TILE Copyright 2005 Sibex Dorphration IC. CON



#### Inductor Selection

There are many factors to consider in selecting the inductor including cost, efficiency, size and EMI. In a typical SP6139 circuit, the inductor is chosen primarily for value, saturation current and DC resistance. Increasing the inductor value will decrease output voltage ripple, but degrade transient response. Low inductor values provide the smallest size, but cause large ripple currents, poor efficiency and require more output capacitance to smooth out the larger ripple current. The inductor must also be able to handle the peak current at the switching frequency without saturating, and the copper resistance in the windings should be kept as low as possible to minimize resistive power loss. A good compromise between size, loss and cost is to set the inductor ripple current to be within 20% to 40% of the maximum output current.

The switching frequency and the inductor operating point determine the inductor value as follows:

$$L = \frac{V_{OUT}(V_{IN(\max)} - V_{OUT})}{V_{IN(\max)} F_S K_r I_{OUT(\max)}}$$

where:

Fs = switching frequency

Kr = ratio of the AC inductor ripple current to the maximum output current

The peak to peak inductor ripple current is:

$$I_{PP} = \frac{V_{OUT} \left( V_{IN(\text{max})} - V_{OUT} \right)}{V_{IN(\text{max})} F_S L}$$

Once the required inductor value is selected, the proper selection of core material is based on peak inductor current and efficiency requirements. The core must be large enough not to saturate at the peak inductor current...

$$I_{PEAK} = I_{OUT(\max)} + \frac{I_{PP}}{2}$$

... and provide low core loss at the high switching frequency. Low cost powdered-iron cores have a gradual saturation characteristic but can introduce considerable AC core loss, especially when the inductor value is relatively low and the ripple current is high. Ferrite materials, on the other hand, are more expensive and have an abrupt saturation characteristic with the inductance dropping sharply when the peak design current is exceeded. Nevertheless, they are preferred at high switching frequencies because they present very low core loss and the design only needs to prevent saturation. In general, ferrite or molypermalloy materials are better choice for all but the most cost sensitive applications.

The power dissipated in the inductor is equal to the sum of the core and copper losses. To minimize copper losses, the winding resistance needs to be minimized, but this usually comes at the expense of a larger inductor. Core losses have a more significant contribution at low output current where the copper losses are at a minimum, and can typically be neglected at higher output currents where the copper losses dominate. Core loss information is usually available from the magnetics vendor.

The copper loss in the inductor can be calculated using the following equation:

$$P_{L(Cu)} = I_{L(RMS)}^2 R_{WINDING}$$

where  $I_{L(RMS)}$  is the RMS inductor current that can be calculated as follows:

$$I_{L(RMS)} = I_{OUT(max)} \sqrt{1 + \frac{1}{3} \left(\frac{I_{PP}}{I_{OUT(max)}}\right)^2}$$

7

Copyright 2006 Silvex Corporation C. CON

KTTIC http://www.kttic.compplications information

#### **Output Capacitor Selection**

The required ESR (Equivalent Series Resistance) and capacitance drive the selection of the type and quantity of the output capacitors. The ESR must be small enough that both the resistive voltage deviation due to a step change in the load current and the output ripple voltage do not exceed the tolerance limits expected on the output voltage. During an output load transient, the output capacitor must supply all the additional current demanded by the load until the SP6139 adjusts the inductor current to the new value.

Therefore the capacitance must be large enough so that the output voltage is held up while the inductor current ramps up or down to the value corresponding to the new load current. Additionally, the ESR in the output capacitor causes a step in the output voltage equal to the current. Because of the fast transient response and inherent 100% to 0% duty cycle capability provided by the SP6139 when exposed to output load transients, the output capacitor is typically chosen for ESR, not for capacitance value.

The ESR of the output capacitor, combined with the inductor ripple current, is typically the main contributor to output voltage ripple. The maximum allowable ESR required to maintain a specified output voltage ripple can be calculated by:

$$RESR \le \Delta V_{OUT}$$

$$I_{PK-PK}$$

where:

 $\Delta V_{OUT}$  = Peak to Peak Output Voltage Ripple I<sub>PK-PK</sub> = Peak to Peak Inductor Ripple Current

The total output ripple is a combination of the ESR and the output capacitance value and can be calculated as follows:

$$\Delta V_{OUT} = \sqrt{\left(\frac{I_{PP}\left(1-D\right)}{C_{OUT}F_S}\right)^2 + (I_{PP}R_{ESR})^2}$$

F<sub>S</sub> = Switching Frequency D = Duty Cycle C<sub>OUT</sub> = Output Capacitance Value

#### **Input Capacitor Selection**

The input capacitor should be selected for ripple current rating, capacitance and voltage rating. The input capacitor must meet the ripple current requirement imposed by the switching current. In continuous conduction mode, the source current of the high-side MOSFET is approximately a square wave of duty cycle  $V_{OUT}/V_{IN}$ . Most of this current is supplied by the input bypass capacitors. The RMS value of input capacitor current is determined at the maximum output current and under the assumption that the peak

to peak inductor ripple current is low; it is given by:

$$I_{CIN(rms)} = I_{OUT(max)} \sqrt{D(1 - D)}$$

The worse case occurs when the duty cycle D is 50% and gives an RMS current value equal to  $I_{OUT}/2$ .

Select input capacitors with adequate ripple current rating to ensure reliable operation.

The power dissipated in the input capacitor is:

$$P_{CIN} = I_{CIN(rms)}^2 R_{ESR(CIN)}$$

This can become a significant part of power losses in a converter and hurt the overall energy transfer efficiency. The input voltage ripple primarily depends on the input capacitor ESR and capacitance. Ignoring the inductor ripple current, the input voltage ripple can be determined by:

$$\Delta V_{IN} = I_{out(max)} R_{ESR(CIN)} + \frac{I_{OUT(MAX)} V_{OUT} (V_{IN} - V_{OUT})}{F_S C_{IN} V_{IN}^2}$$

8

To Opyright 2005, Sipex Porphration IC. CON

### KTTIC http://www.kttic.complications information

The capacitor type suitable for the output capacitors can also be used for the input capacitors.

However, exercise extra caution when tantalum capacitors are considered. Tantalum capacitors are known for catastrophic failure when exposed to surge current, and input capacitors are prone to such surge current when power supplies are connected "live" to low impedance power sources.

#### **MOSFET Selection**

The losses associated with MOSFETs can be divided into conduction and switching losses. Conduction losses are related to the on resistance of MOSFETs, and increase with the load current. Switching losses occur on each on/off transition when the MOSFETs experience both high current and voltage. Since the bottom MOSFET switches current from/to a paralleled diode (either its own body diode or a Schottky diode), the voltage across the MOSFET is no more than 1V during switching transition. As a result, its switching losses are negligible. The switching losses are difficult to quantify due to all the variables affecting turn on/ off time. However, the following equation provides an approximation on the switching losses associated with the top MOSFET driven by SP6139.

$$P_{SH(\max)} = 12C_{rss}V_{IN(\max)}I_{OUT(\max)}F_{S}$$

where

 $C_{rss}$  = reverse transfer capacitance of the top MOSFET

Switching losses need to be taken into account for high switching frequency, since they are directly proportional to switching frequency. The conduction losses associated with top and bottom MOSFETs are determined by:

$$P_{CH(\max)} = R_{DS(ON)} I_{OUT(\max)}^{2} D$$
$$P_{CL(\max)} = R_{DS(ON)} I_{OUT(\max)}^{2} (1 - D)$$

where

 $P_{CH(max)}$  = conduction losses of the high side MOSFET

 $P_{CL(max)}$  = conduction losses of the low side MOSFET

 $R_{\rm DS(ON)}$  = drain to source on resistance.

The total power losses of the top MOSFET are the sum of switching and conduction losses. For synchronous buck converters of efficiency over 90%, allow no more than 4% power losses for high or low side MOSFETs. For input voltages of 3.3V and 5V, conduction losses often dominate switching losses. Therefore, lowering the  $R_{DS(ON)}$  of the MOSFETs always improves efficiency even though it gives rise to higher switching losses due to increased  $C_{rss}$ .

Top and bottom MOSFETs experience unequal conduction losses if their on time is unequal. For applications running at large or small duty cycle, it makes sense to use different top and bottom MOSFETs. Alternatively, parallel multiple MOSFETs to conduct large duty factor.

 $R_{DS(ON)}$  varies greatly with the gate driver voltage. The MOSFET vendors often specify  $R_{DS(ON)}$  on multiple gate to source voltages ( $V_{GS}$ ), as well as provide typical curve of  $R_{DS(ON)}$  versus  $V_{GS}$ . For 5V input, use the  $R_{DS(ON)}$  specified at 4.5V  $V_{GS}$ . At the time of this publication, vendors, such as Fairchild, Siliconix and International Rectifier, have started to specify  $R_{DS(ON)}$  at  $V_{GS}$  less than 3V. This has provided necessary data for designs in which these MOSFETs are driven with 3.3V and made it possible to use SP6139 in 3.3V only applications.

Thermal calculation must be conducted to ensure the MOSFET can handle the maximum load current. The junction temperature of the MOSFET, determined as follows, must stay below the maximum rating.

$$T_{J(\max)} = T_{A(\max)} + \frac{P_{MOSFET(\max)}}{R_{\theta JA}}$$

where

 $T_{A(max)}$  = maximum ambient temperature PMOSFET(max) = maximum power dissipation of the MOSFET

 $R_{\Theta JA}$  = junction to ambient thermal resistance.

 $R_{\Theta JA}$  of the device depends greatly on the board layout, as well as device package. Significant

Date: 11/14/05

ttocopyright 2006 sines Corporation C. CON

### KTTIC http://www.kttic.complications information

thermal improvement can be achieved in the maximum power dissipation through the proper design of copper mounting pads on the circuit board. For example, in an SO-8 package, placing two 0.04 square inches of copper pad directly under the package, without occupying additional board space, can increase the maximum power from approximately 1 to 1.2W. For DPAK package, enlarging the top mounting pad to 1 square inch reduces the  $\Theta$ JA from 96°C/W to 40°C/W.

#### Schottky Diode Selection

When paralleled with the bottom MOSFET, an optional Schottky diode can improve efficiency and reduce noise. Without this Schottky diode, the body diode of the bottom MOSFET conducts the current during the non-overlap time when both MOSFETs are turned off. Unfortunately, the body diode has a high forward voltage and reverse recovery problem. The reverse recovery of the body diode causes additional switching noise when the diode turns off. The Schottky diode alleviates these noise sources and additionally improves efficiency thanks to its low forward voltage. The reverse voltage across the diode is equal to input voltage, and the diode must be able to handle the peak current equal to the maximum load current.

The power dissipation of the Schottky diode is determined by

$$P_{DIODE} = 2V_F I_{OUT} T_{NOL} F_S$$

where

 $T_{NOL}$  = non-overlap time between GH and GL.

 $V_F$  = forward voltage of the Schottky diode.

#### Loop Compensation Design

The open loop gain of the whole system can be divided into the gain of the error amplifier, PWM modulator, buck converter output stage, and feedback resistor divider. In order to cross over at the selected frequency FCO, the gain of the error amplifier must compensate for the attenuation caused by the rest of the loop at this frequency.



SP6134 Voltage Mode Control Loop with Loop Dynamic

TILE Copyrigh 2005, Sidex Dorphator IC. CON

### KTTI<del>C http://www.kttic.co</del>mplications information

The goal of loop compensation is to manipulate loop frequency response such that its gain crosses

over 0db at a slope of -20db/dec. The first step of compensation design is to pick the loop crossover frequency. High crossover frequency is desirable for fast transient response, but often jeopardizes the system stability. Crossover frequency should be higher than the ESR zero but less than 1/5 of the switching frequency. The ESR zero is contributed by the ESR associated with the output capacitors and can be determined by:

$$f_{Z(\text{ESR})} = \frac{1}{2\pi \,\text{C}_{\text{OUT}}\,\text{R}_{\text{ESR}}}$$

The next step is to calculate the complex conjugate poles contributed by the LC output filter,

$$f_{\rm P(LC)} = \frac{1}{2\pi \sqrt{L \ \rm C_{\rm OUT}}}$$

When the output capacitors are of Ceramic type, the SP6139 Evaluation Board requires a Type III compensation circuit to give a phase boost of 180° in order to counteract the effects of an underdamped resonance of the output filter at the double pole frequency.



Bode Plot of Type III Error Amplify Compensation.

|                     | INDUCTORS - SURFACE MOUNT  |                |                          |      |           |                   |                |                   |                         |
|---------------------|----------------------------|----------------|--------------------------|------|-----------|-------------------|----------------|-------------------|-------------------------|
|                     |                            |                | Inductor S               | pec  | ification |                   |                |                   |                         |
| Inductance          | Manufacturer/Part No.      | Series         | R I <sub>SAT</sub>       |      | Size      |                   | Inductor Type  |                   | Manufacturer            |
| (uH)                |                            | mΩ             | (a)                      | Lx   | W(mm)     | Ht.(mm)           |                |                   | Website                 |
| 2.7                 | Easy Magnet SC5018-2R7M    | 1 4.30         | 12.0                     | 12.  | .6x12.6   | 4.5               | Shielded       | Ferrite Core      | inter-technical.com     |
| 2.7                 | TDK RLF 12560T-2R7N110     | 4.50           | 12.2                     | 12   | .5x12.8   | 6.0               | Shielded I     | Ferrite Core      | tdk.com                 |
| 3.3                 | Coilcraft DO5010P-332HC    | 8.60           | 17.0                     | 14.  | .7x15.2   | 8.0               | Unshielde      | d Ferrite Core    | coilcraft.com           |
| 1.2                 | Easy Magnet SC5018-1R2N    | 1.96           | 20.0                     | 12   | .6x12.6   | 4.5               | Shielded I     | Ferrite Core      | inter-technical.com     |
| 1.2                 | Inter-Technical SC4015-1R2 | M 4.37         | 17.0                     | 10   | .0x10.0   | 3.8               | Shielded I     | Ferrite Core      | inter-technical.com     |
| 1.5                 | Coilcraft DO5010P-152HC    | 4.00           | 25.0                     | 14.  | .7x15.2   | 8.0               | Unshielde      | d Ferrite Core    | coilcraft.com           |
| 1.9                 | TDK RLF 12560T-1R9N120     | 3.60           | 13.2                     | 12   | .5x12.8   | 6.0               | Shielded I     | Ferrite Core      | tdk.com                 |
|                     |                            | CA             | PACITORS -S              | SURF | ACE MO    | JNT               |                |                   |                         |
| Capacitance<br>(uF) | Manufacturer/Part No.      | ESR<br>Ω (max) | Ripple Curre<br>(A)@45°C |      | -         | Size<br>) Ht.(mm) | Voltage<br>(V) | Capacitor<br>Type | Manufacturer<br>Website |
| 22                  | TDK C3225X5R1C226M         | 0.002          | 4.00                     |      | 3.2x2.5   | 2.0               | 16.0           | X5R Ceramic       | tdk.com                 |
| 47                  | TDK C3225X5ROJ476M         | 0.002          | 4.00                     |      | 3.2x2.5   | 2.5               | 6.3            | X5R Ceramic       | tdk.com                 |

| MOSFET - Surface Mount |                         |                         |                   |               |               |                |            |                         |
|------------------------|-------------------------|-------------------------|-------------------|---------------|---------------|----------------|------------|-------------------------|
| MOSFET                 | Manufacturer/Part No.   | RDS (on) $\Omega$ (max) | ID Current<br>(A) | Qg<br>nC(Typ) | Qg<br>nC(Max) | Voltage<br>(V) | Foot Print | Manufacturer<br>Website |
| N-Channel              | Fairchild Semi FDS6676S | 0.006                   | 14.50             | 43            | 60.0          | 30.0           | SO-8       | fairchildsemi.com       |
| N-Channel              | Fairchild Semi FD7088N3 | 0.005                   | 21.10             | 37            | 48.0          | 30.0           | SO-8       | fairchildsemi.com       |
| N-Channel              | Vishay Si4336DY         | 0.004                   | 25.0              | 32            | 50.0          | 30.0           | SO-8       | vishay.com              |

Note: Components highlighted in **Bold** are those used on the SP6139 Evaluation Board.

Table 1. Input and Output Stage Component Selection Charts.

### KTTIC http://www.kttic.com Package: 10 PIN MSOP



| 10 Pin MSOP JEDEC MO-187 Variation BA        |                     |                        |      |                                                                 |           |       |  |
|----------------------------------------------|---------------------|------------------------|------|-----------------------------------------------------------------|-----------|-------|--|
| SYMBOL                                       | Dimensio<br>Control | ons in Mi<br>Iling Dim |      | Dimensions in Inches<br>Conversion Factor:<br>1 Inch = 25.40 mm |           |       |  |
|                                              | MIN                 | NOM                    | MAX  | MIN                                                             | NOM       | MAX   |  |
| A1                                           | 0.00                | -                      | 0.15 | 0.000                                                           | -         | 0.006 |  |
| С                                            | 0.08                | -                      | 0.23 | 0.004                                                           | -         | 0.009 |  |
| R                                            | 0.07                | -                      | -    | 0.003                                                           | -         | -     |  |
| R1                                           | 0.07                | -                      | -    | 0.003                                                           | -         | -     |  |
| ø                                            | 0°                  | -                      | 8°   | 0°                                                              | -         | 8°    |  |
| ø1                                           | 5°                  | -                      | 15°  | 5°                                                              | -         | 15°   |  |
| A                                            | -                   | -                      | 1.10 | -                                                               |           | 0.043 |  |
| A2                                           | 0.75                | 0.85                   | 0.95 | 0.030                                                           | 0.034     | 0.038 |  |
| b                                            | 0.17                | -                      | 0.33 | 0.007                                                           | -         | 0.013 |  |
| D                                            | 3                   | 3.00 BSC               | ;    |                                                                 | 0.118 BSC |       |  |
| E                                            | 4                   | 1.90 BSC               | ;    |                                                                 | 0.193 BSC |       |  |
| E1                                           | 3                   | 3.00 BSC               | )    |                                                                 | 0.118 BSC |       |  |
| е                                            | (                   | ).50 BSC               | ;    |                                                                 | 0.020 BSC |       |  |
| e1                                           | 2                   | 2.00 BSC               | ;    | 0.079 BSC                                                       |           |       |  |
| L                                            | 0.40                | 0.60                   | 0.80 | 0.016 0.024 0.032                                               |           |       |  |
| L1                                           | 0.95 REF 0.037 REF  |                        |      |                                                                 |           |       |  |
| L2                                           | 0.25 BSC 0.010 BSC  |                        |      |                                                                 |           |       |  |
| SIPEX Pkg Signoff Date/Rev: JL Aug09-05 RevA |                     |                        |      |                                                                 |           |       |  |

Date: 11/14/05

SP6139 Wide Input, 1.3MHz Synchronous PWM Controller

htto Opyright 2008, giber Dorphratotic. CON

| KTT | Part Number         | Temperature                                             | CCOM ORDE | ERING INFORMATION<br>Package |
|-----|---------------------|---------------------------------------------------------|-----------|------------------------------|
|     | SP6139EU            | 40°C to +85°C                                           | SP6139EU  | 10 Pin MSOP                  |
|     | SP6139EU/TR         | 40°C to +85°C                                           | SP6139EU  | 10 Pin MSOP                  |
|     | •                   | ckaging. To order add "-L"<br>R = standard; SP6139EU-L/ | •         |                              |
|     | /TR = Tape and Reel |                                                         |           |                              |

Pack quantity is 2,500 for MSOP.

# KTTIC



Solved by Sipex.

Sipex Corporation

Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

SP6139 Wide Input, 1.3MHz Synchronous PWM Controller

© Copyright 2005 Sipex Corporation

con