#### Features

- High Performance, Low Power AVR<sup>®</sup> 8-Bit Microcontroller
- Advanced RISC Architecture
  - 123 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
- Non-volatile Program and Data Memories
  - 2/4/8K Byte of In-System Programmable Program Memory Flash (ATtiny261/461/861)
    - Endurance: 10,000 Write/Erase Cycles
  - 128/256/512 Bytes In-System Programmable EEPROM (ATtiny261/461/861)
     Endurance: 100,000 Write/Erase Cycles
  - 128/256/512 Bytes Internal SRAM (ATtiny261/461/861)
  - Programming Lock for Self-Programming Flash Program and EEPROM Data Security
- Peripheral Features
  - 8/16-bit Timer/Counter with Prescaler
  - 8/10-bit High Speed Timer/Counter with Separate Prescaler
    - 3 High Frequency PWM Outputs with Separate Output Compare Registers Programmable Dead Time Generator
  - Universal Serial Interface with Start Condition Detector
  - 10-bit ADC
    - 11 Single Ended Channels
    - 16 Differential ADC Channel Pairs
    - 15 Differential ADC Channel Pairs with Programmable Gain (1x, 8x, 20x, 32x)
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - debugWIRE On-chip Debug System
  - In-System Programmable via SPI Port
  - External and Internal Interrupt Sources
  - Low Power Idle, ADC Noise Reduction, and Power-down Modes
  - Enhanced Power-on Reset Circuit
  - Programmable Brown-out Detection Circuit
  - Internal Calibrated Oscillator
- I/O and Packages
  - 16 Programmable I/O Lines
  - 20-pin SOIC, 32-pad MLF and 20-lead TSSOP
- Operating Voltage:
  - 2.7 5.5V for ATtiny261/461/861
- Speed Grade:
  - ATtiny261/461/861: 0 8 MHz @ 2.7 5.5V, 0 16 MHz @ 4.5 5.5V
  - Operating temperature: Automotive (-40°C to +125°C)
- Low Power Consumption
  - Active Mode: 1 MHz, 2.7V: 380 $\mu$ A
  - Power-down Mode: 0.1 $\mu$ A at 2.7V



8-bit **AVR**<sup>®</sup> Microcontroller with 2/4/8K Bytes In-System Programmable Flash

ATtiny261 ATtiny461 ATtiny861

## Automotive

Preliminary

## Summary

7753BS-AVR-08/08





#### 1. Pin Configurations

Figure 1-1. Pinout ATtiny261/461/861



Note: The large center pad underneath the QFN/MLF package should be soldered to ground on the board to ensure good mechanical stability.

#### 1.1 Disclaimer

Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

#### 1.2 Automotive Quality Grade

The ATtiny261/461/861 have been developed and manufactured according to the most stringent requirements of the international standard ISO-TS 16949. This data sheet contains limit values extracted from the results of extensive characterization (Temperature and Voltage). The quality and reliability of the ATtiny261/461/861 have been verified during regular product qualification as per AEC-Q100 grade 1.

As indicated in the ordering information paragraph, the product is available in only one temper ture grade, Table 1-2.

| Temperature | Temperature<br>Identifier | Comments                          |
|-------------|---------------------------|-----------------------------------|
| -40; +125   | Z                         | Full Automotive Temperature Range |

 Table 1-1.
 Temperature Grade Identification for Automotive Products







#### 2. Overview

The ATtiny261/461/861 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny261/461/861 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

#### 2.1 Block Diagram





4 ATtiny261/461/861

## ATtiny261/461/861

The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATtiny261/461/861 provides the following features: 2/4/8K byte of In-System Programmable Flash, 128/256/512 bytes EEPROM, 128/256/512 bytes SRAM, 6 general purpose I/O lines, 32 general purpose working registers, one 8-bit Timer/Counter with compare modes, one 8-bit high speed Timer/Counter, Universal Serial Interface, Internal and External Interrupts, a 4-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counter, ADC, Analog Comparator, and Interrupt system to continue functioning. The Power-down mode saves the register contents, disabling all chip functions until the next Interrupt or Hardware Reset. The ADC Noise Reduction mode stops the CPU and all I/O modules except ADC, to minimize switching noise during ADC conversions.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the Program memory to be re-programmed In-System through an SPI serial interface, by a conventional non-volatile memory programmer or by an On-chip boot code running on the AVR core.

The ATtiny261/461/861 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.



### 3. Instruction Set Summary

| Mnemonics        | Operands          | Description                                     | Operation                                                                                           | Flags           | #Clocks |
|------------------|-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|---------|
| ARITHMETIC AND L | OGIC INSTRUCTIONS | 5                                               |                                                                                                     |                 | •       |
| ADD              | Rd, Rr            | Add two Registers                               | $Rd \leftarrow Rd + Rr$                                                                             | Z,C,N,V,H       | 1       |
| ADC              | Rd, Rr            | Add with Carry two Registers                    | $Rd \leftarrow Rd + Rr + C$                                                                         | Z,C,N,V,H       | 1       |
| ADIW             | Rdl,K             | Add Immediate to Word                           | $Rdh:Rdl \leftarrow Rdh:Rdl + K$                                                                    | Z,C,N,V,S       | 2       |
| SUB              | Rd, Rr            | Subtract two Registers                          | $Rd \leftarrow Rd - Rr$                                                                             | Z,C,N,V,H       | 1       |
| SUBI             | Rd, K             | Subtract Constant from Register                 | $Rd \leftarrow Rd - K$                                                                              | Z,C,N,V,H       | 1       |
| SBC              | Rd, Rr            | Subtract with Carry two Registers               | $Rd \leftarrow Rd - Rr - C$                                                                         | Z,C,N,V,H       | 1       |
| SBCI             | Rd, K             | Subtract with Carry Constant from Reg.          | $Rd \leftarrow Rd - K - C$                                                                          | Z,C,N,V,H       | 1       |
| SBIW             | Rdl,K             | Subtract Immediate from Word                    | $Rdh:Rdl \leftarrow Rdh:Rdl - K$                                                                    | Z,C,N,V,S       | 2       |
| AND              | Rd, Rr            | Logical AND Registers                           | $Rd \leftarrow Rd \bullet Rr$                                                                       | Z,N,V           | 1       |
| ANDI             | Rd, K             | Logical AND Register and Constant               | $Rd \leftarrow Rd \bullet K$                                                                        | Z,N,V           | 1       |
| OR               | Rd, Rr            | Logical OR Registers                            | $Rd \leftarrow Rd \vee Rr$                                                                          | Z,N,V           | 1       |
| ORI              | Rd, K             | Logical OR Register and Constant                | $Rd \leftarrow Rd \vee K$                                                                           | Z,N,V           | 1       |
| EOR              | Rd, Rr            | Exclusive OR Registers                          | $Rd \leftarrow Rd \oplus Rr$                                                                        | Z,N,V           | 1       |
| COM              | Rd                | One's Complement                                | $Rd \leftarrow 0xFF - Rd$                                                                           | Z,C,N,V         | 1       |
| NEG              | Rd                | Two's Complement                                | Rd ← 0x00 - Rd                                                                                      | Z,C,N,V,H       | 1       |
| SBR              | Rd,K              | Set Bit(s) in Register                          | $Rd \leftarrow Rd \vee K$                                                                           | Z,N,V           | 1       |
| CBR              | Rd,K              | Clear Bit(s) in Register                        | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                               | Z,N,V           | 1       |
| INC              | Rd                | Increment                                       | $Rd \leftarrow Rd + 1$                                                                              | Z,N,V           | 1       |
| DEC              | Rd                | Decrement                                       | $Rd \leftarrow Rd - 1$                                                                              | Z,N,V           | 1       |
| TST              | Rd                | Test for Zero or Minus                          | $Rd \leftarrow Rd \bullet Rd$                                                                       | Z,N,V<br>Z,N,V  | 1       |
| CLR              | Rd                | Clear Register                                  | $Rd \leftarrow Rd \oplus Rd$ $Rd \leftarrow Rd \oplus Rd$                                           | Z,N,V<br>Z,N,V  | 1       |
| SER              | Rd                | Set Register                                    | $Rd \leftarrow Rd \oplus Rd$<br>$Rd \leftarrow 0xFF$                                                | None            | 1       |
| BRANCH INSTRUC   |                   | OUL NUMBER                                      |                                                                                                     | NUIC            | 1       |
| RJMP             | k                 | Relative Jump                                   | $PC \leftarrow PC + k + 1$                                                                          | None            | 2       |
| IJMP             | ĸ                 | Indirect Jump to (Z)                            | $PC \leftarrow Z$                                                                                   |                 | 2       |
| RCALL            | k                 | Relative Subroutine Call                        | $PC \leftarrow Z$<br>$PC \leftarrow PC + k + 1$                                                     | None<br>None    | 3       |
|                  | ĸ                 |                                                 |                                                                                                     |                 |         |
| ICALL            |                   | Indirect Call to (Z)                            |                                                                                                     | None            | 3       |
| RET<br>RETI      |                   | Subroutine Return                               | $PC \leftarrow STACK$<br>$PC \leftarrow STACK$                                                      | None            | 4       |
|                  | D4 Da             | Interrupt Return                                |                                                                                                     | 1<br>Nora       |         |
| CPSE             | Rd,Rr             | Compare, Skip if Equal                          | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3                                                            | None            | 1/2/3   |
| CP               | Rd,Rr             | Compare                                         | Rd – Rr                                                                                             | Z, N,V,C,H      | 1       |
| CPC              | Rd,Rr             | Compare with Carry                              | Rd – Rr – C                                                                                         | Z, N,V,C,H      | 1       |
| CPI              | Rd,K              | Compare Register with Immediate                 |                                                                                                     | Z, N,V,C,H      | 1       |
| SBRC             | Rr, b             | Skip if Bit in Register Cleared                 | if (Rr(b)=0) PC $\leftarrow$ PC + 2 or 3                                                            | None            | 1/2/3   |
| SBRS             | Rr, b             | Skip if Bit in Register is Set                  | if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$                                                   | None            | 1/2/3   |
| SBIC             | P, b              | Skip if Bit in I/O Register Cleared             | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$                                                    | None            | 1/2/3   |
| SBIS             | P, b              | Skip if Bit in I/O Register is Set              | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3                                                             | None            | 1/2/3   |
| BRBS             | s, k              | Branch if Status Flag Set                       | if (SREG(s) = 1) then $PC \leftarrow PC+k + 1$                                                      | None            | 1/2     |
| BRBC             | s, k              | Branch if Status Flag Cleared                   | if (SREG(s) = 0) then $PC \leftarrow PC+k + 1$                                                      | None            | 1/2     |
| BREQ             | k                 | Branch if Equal                                 | if (Z = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRNE             | k                 | Branch if Not Equal                             | if (Z = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRCS             | k                 | Branch if Carry Set                             | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRCC             | k                 | Branch if Carry Cleared                         | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRSH             | k                 | Branch if Same or Higher                        | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRLO             | k                 | Branch if Lower                                 | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRMI             | k                 | Branch if Minus                                 | if (N = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRPL             | k                 | Branch if Plus                                  | if (N = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRGE             | k                 | Branch if Greater or Equal, Signed              | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1                                                | None            | 1/2     |
| BRLT             | k                 | Branch if Less Than Zero, Signed                | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1                                                | None            | 1/2     |
| BRHS             | k                 | Branch if Half Carry Flag Set                   | if (H = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRHC             | k                 | Branch if Half Carry Flag Cleared               | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRTS             | k                 | Branch if T Flag Set                            | if (T = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRTC             | k                 | Branch if T Flag Cleared                        | if (T = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRVS             | k                 | Branch if Overflow Flag is Set                  | if (V = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRVC             | k                 | Branch if Overflow Flag is Cleared              | if (V = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRIE             | k                 | Branch if Interrupt Enabled                     | if (I = 1) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BRID             | k                 | Branch if Interrupt Disabled                    | if (I = 0) then PC $\leftarrow$ PC + k + 1                                                          | None            | 1/2     |
| BIT AND BIT-TEST | INSTRUCTIONS      |                                                 |                                                                                                     |                 |         |
|                  | P,b               | Set Bit in I/O Register                         | I/O(P,b) ← 1                                                                                        | None            | 2       |
| SBI              |                   |                                                 |                                                                                                     |                 | 2       |
| SBI<br>CBI       | P,b               | Clear Bit in I/O Register                       | $I/O(P,b) \leftarrow 0$                                                                             | None            | 2       |
|                  | P,b<br>Rd         | Clear Bit in I/O Register<br>Logical Shift Left | $\begin{array}{l} I/O(P,b) \leftarrow 0\\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \end{array}$ | None<br>Z,C,N,V | 1       |
| CBI              |                   |                                                 |                                                                                                     |                 |         |

## ATtiny261/461/861

| Mnemonics       | Operands    | Description                      | Operation                                                                       | Flags   | #Clocks |
|-----------------|-------------|----------------------------------|---------------------------------------------------------------------------------|---------|---------|
| ROR             | Rd          | Rotate Right Through Carry       | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$                   | Z,C,N,V | 1       |
| ASR             | Rd          | Arithmetic Shift Right           | $Rd(n) \leftarrow Rd(n+1), n=06$                                                | Z,C,N,V | 1       |
| SWAP            | Rd          | Swap Nibbles                     | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                     | None    | 1       |
| BSET            | S           | Flag Set                         | $SREG(s) \leftarrow 1$                                                          | SREG(s) | 1       |
| BCLR            | S           | Flag Clear                       | $SREG(s) \leftarrow 0$                                                          | SREG(s) | 1       |
| BST             | Rr, b       | Bit Store from Register to T     | $T \leftarrow Rr(b)$                                                            | Т       | 1       |
| BLD             | Rd, b       | Bit load from T to Register      | $Rd(b) \leftarrow T$                                                            | None    | 1       |
| SEC             |             | Set Carry                        | C ← 1                                                                           | С       | 1       |
| CLC             |             | Clear Carry                      | C ← 0                                                                           | С       | 1       |
| SEN             |             | Set Negative Flag                | N ← 1                                                                           | Ν       | 1       |
| CLN             |             | Clear Negative Flag              | N ← 0                                                                           | N       | 1       |
| SEZ             |             | Set Zero Flag                    | Z ← 1                                                                           | Z       | 1       |
| CLZ             |             | Clear Zero Flag                  | Z ← 0                                                                           | Z       | 1       |
| SEI             |             | Global Interrupt Enable          | ←1                                                                              | 1       | 1       |
| CLI             |             | Global Interrupt Disable         | 1 ← 0                                                                           | 1       | 1       |
| SES             |             | Set Signed Test Flag             | S ← 1                                                                           | S       | 1       |
| CLS             |             | Clear Signed Test Flag           | S ← 0                                                                           | s       | 1       |
| SEV             |             | Set Twos Complement Overflow.    | V ← 1                                                                           | V       | 1       |
| CLV             | 1           | Clear Twos Complement Overflow   |                                                                                 | v       | 1       |
| SET             | 1           | Set T in SREG                    | T ← 1                                                                           | Ť       | 1       |
| CLT             | 1           | Clear T in SREG                  | T ← 0                                                                           | Т       | 1       |
| SEH             | 1           | Set Half Carry Flag in SREG      | $H \leftarrow 1$                                                                | Н       | 1       |
| CLH             |             | Clear Half Carry Flag in SREG    | $H \leftarrow 0$                                                                | Н       | 1       |
| DATA TRANSFER I | NSTRUCTIONS |                                  |                                                                                 |         | I       |
| MOV             | Rd, Rr      | Move Between Registers           | $Rd \leftarrow Rr$                                                              | None    | 1       |
| MOVW            | Rd, Rr      | Copy Register Word               | $Rd \leftarrow Rr+1:Rr$                                                         | None    | 1       |
| LDI             | Rd, K       | Load Immediate                   | $Rd \leftarrow K$                                                               | None    | 1       |
| LD              | Rd, X       | Load Indirect                    |                                                                                 | None    | 2       |
|                 | Rd, X+      |                                  | $Rd \leftarrow (X)$                                                             |         | 2       |
| LD<br>LD        |             | Load Indirect and Post-Inc.      | $Rd \leftarrow (X), X \leftarrow X + 1$                                         | None    | 2       |
|                 | Rd, - X     | Load Indirect and Pre-Dec.       | $X \leftarrow X - 1, Rd \leftarrow (X)$                                         | None    | 2       |
|                 | Rd, Y       | Load Indirect                    | $Rd \leftarrow (Y)$                                                             | None    |         |
| LD              | Rd, Y+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                         | None    | 2       |
| LD              | Rd, - Y     | Load Indirect and Pre-Dec.       | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                         | None    | 2       |
| LDD             | Rd,Y+q      | Load Indirect with Displacement  | $Rd \leftarrow (Y + q)$                                                         | None    | 2       |
| LD              | Rd, Z       | Load Indirect                    | $Rd \leftarrow (Z)$                                                             | None    | 2       |
| LD              | Rd, Z+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                           | None    | 2       |
| LD              | Rd, -Z      | Load Indirect and Pre-Dec.       | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                         | None    | 2       |
| LDD             | Rd, Z+q     | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                                                         | None    | 2       |
| LDS             | Rd, k       | Load Direct from SRAM            | $Rd \leftarrow (k)$                                                             | None    | 2       |
| ST              | X, Rr       | Store Indirect                   | $(X) \leftarrow Rr$                                                             | None    | 2       |
| ST              | X+, Rr      | Store Indirect and Post-Inc.     | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                          | None    | 2       |
| ST              | - X, Rr     | Store Indirect and Pre-Dec.      | $X \leftarrow X - 1, (X) \leftarrow Rr$                                         | None    | 2       |
| ST              | Y, Rr       | Store Indirect                   | $(Y) \leftarrow Rr$                                                             | None    | 2       |
| ST              | Y+, Rr      | Store Indirect and Post-Inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                         | None    | 2       |
| ST              | - Y, Rr     | Store Indirect and Pre-Dec.      | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                         | None    | 2       |
| STD             | Y+q,Rr      | Store Indirect with Displacement | $(Y + q) \leftarrow Rr$                                                         | None    | 2       |
| ST              | Z, Rr       | Store Indirect                   | $(Z) \leftarrow Rr$                                                             | None    | 2       |
| ST              | Z+, Rr      | Store Indirect and Post-Inc.     | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                         | None    | 2       |
| ST              | -Z, Rr      | Store Indirect and Pre-Dec.      | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                         | None    | 2       |
| STD             | Z+q,Rr      | Store Indirect with Displacement | $(Z + q) \leftarrow Rr$                                                         | None    | 2       |
| STS             | k, Rr       | Store Direct to SRAM             | (k) ← Rr                                                                        | None    | 2       |
| LPM             |             | Load Program Memory              | $R0 \leftarrow (Z)$                                                             | None    | 3       |
| LPM             | Rd, Z       | Load Program Memory              | $Rd \leftarrow (Z)$                                                             | None    | 3       |
| LPM             | Rd, Z+      | Load Program Memory and Post-Inc | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                           | None    | 3       |
| SPM             |             | Store Program Memory             | (z) ← R1:R0                                                                     | None    |         |
| IN              | Rd, P       | In Port                          | $Rd \leftarrow P$                                                               | None    | 1       |
| OUT             | P, Rr       | Out Port                         | P ← Rr                                                                          | None    | 1       |
| PUSH            | Rr          | Push Register on Stack           | $STACK \leftarrow Rr$                                                           | None    | 2       |
| POP             | Rd          | Pop Register from Stack          | $Rd \gets STACK$                                                                | None    | 2       |
| MCU CONTROL INS | STRUCTIONS  |                                  |                                                                                 |         |         |
| MCO CONTROL INC |             |                                  |                                                                                 | Nana    | 1       |
| NOP             |             | No Operation                     |                                                                                 | None    |         |
|                 |             | No Operation           Sleep     | (see specific descr. for Sleep function)                                        | None    | 1       |
| NOP             |             |                                  | (see specific descr. for Sleep function)<br>(see specific descr. for WDR/Timer) |         |         |



#### 4. Ordering Information

| -                            | Table 4-1. Engin           | eering Samples Delivery or | ly                     |                             |
|------------------------------|----------------------------|----------------------------|------------------------|-----------------------------|
| Ordering Code <sup>(2)</sup> | Speed (MHz) <sup>(3)</sup> | Power Supply (V)           | Package <sup>(1)</sup> | Operation Range             |
| ATtiny261-ESSZ               | 16                         | 2.7 - 5.5                  | TG                     | Automotive (-40° to +125°C) |
| ATtiny261-ESMZ               | 16                         | 2.7 - 5.5                  | PN                     | Automotive (-40° to +125°C) |
| ATtiny261-ESXZ               | 16                         | 2.7 - 5.5                  | 6G                     | Automotive (-40° to +125°C) |
|                              |                            |                            |                        |                             |
| ATtiny461-ESSZ               | 16                         | 2.7 - 5.5                  | TG                     | Automotive (-40° to +125°C) |
| ATtiny461-ESMZ               | 16                         | 2.7 - 5.5                  | PN                     | Automotive (-40° to +125°C) |
| ATtiny461-ESXZ               | 16                         | 2.7 - 5.5                  | 6G                     | Automotive (-40° to +125°C) |
|                              |                            |                            |                        |                             |
| ATtiny861-ESSZ               | 16                         | 2.7 - 5.5                  | TG                     | Automotive (-40° to +125°C) |
| ATtiny861-ESMZ               | 16                         | 2.7 - 5.5                  | PN                     | Automotive (-40° to +125°C) |
| ATtiny861-ESXZ               | 16                         | 2.7 - 5.5                  | 6G                     | Automotive (-40° to +125°C) |

#### Table 4-2. Available Product Offering

| Ordering Code <sup>(2)</sup> | Speed (MHz) <sup>(3)</sup> | Power Supply (V) | Package <sup>(1)</sup> | Operation Range             |  |
|------------------------------|----------------------------|------------------|------------------------|-----------------------------|--|
| ATtiny261-15SZ               | 16                         | 2.7 - 5.5        | TG                     | Automotive (-40° to +125°C) |  |
| ATtiny261-15MZ               | 16                         | 2.7 - 5.5        | PN                     | Automotive (-40° to +125°C) |  |
| ATtiny261-15XZ               | 16                         | 2.7 - 5.5        | 6G                     | Automotive (-40° to +125°C) |  |
|                              |                            |                  |                        |                             |  |
| ATtiny461-15SZ               | 16                         | 2.7 - 5.5        | TG                     | Automotive (-40° to +125°C) |  |
| ATtiny461-15MZ               | 16                         | 2.7 - 5.5        | PN                     | Automotive (-40° to +125°C) |  |
| ATtiny461-15XZ               | 16                         | 2.7 - 5.5        | 6G                     | Automotive (-40° to +125°C) |  |
|                              | L                          |                  |                        | 1                           |  |
| ATtiny861-15SZ               | 16                         | 2.7 - 5.5        | TG                     | Automotive (-40° to +125°C) |  |
| ATtiny861-15MZ               | 16                         | 2.7 - 5.5        | PN                     | Automotive (-40° to +125°C) |  |
| ATtiny861-15XZ               | 16                         | 2.7 - 5.5        | 6G                     | Automotive (-40° to +125°C) |  |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

 Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 23.3 on page 189

| Package Type |                                                                                                           |  |
|--------------|-----------------------------------------------------------------------------------------------------------|--|
| PN           | 32-pad, 5.0 x 5.0 mm Body, Lead Pitch 0.50 mm, Quad Flat No Lead Package (QFN)                            |  |
| TG           | 20-lead, 0.300" Wide Body Lead, Plastic Gull Wing Small Outline Package (SOIC)                            |  |
| 6G           | 20-leads, 4.4x6.5mm body - 0.65mm Pitch - Lead Length: 0.6mm<br>Thin Shrink Small Outline Package (TSSOP) |  |





### 5. Packaging Information

#### 5.1 PN



### ATtiny261/461/861

#### 5.2 TG







NOTES: SOIC STANDARD NOTES

1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M. - 1982.

2. "D" AND "E" DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTUSIONS. MOLD FLASH OR PROTUSIONS SHALL NOT EXCEED 0.15mm (0.006 INCH) PER SIDE.

3. THE CHAMFER "h" IS OPTIONAL.

### ATtiny261/461/861

#### 5.3 6G





#### 6. Errata

#### 6.1 Errata ATtiny261

The revision letter in this section refers to the revision of the ATtiny261 device.

#### 6.1.1 Rev A

No known errata.

#### 6.2 Errata ATtiny461

The revision letter in this section refers to the revision of the ATtiny461 device.

6.2.1 Rev B No known errata.

#### 6.3 Errata ATtiny861

The revision letter in this section refers to the revision of the ATtiny861 device.

6.3.1 Rev B

No known errata.

## ATtiny261/461/861

#### 7. Datasheet Revision History

#### 7.1 Rev. 7753A – 11/07

- 1. First Datasheet Draft Initial Automotive Version. Started from Industrial Datasheet doc2588 rev.B 01/07
- 7.2 Rev. 7753B 08/08
  - 1. Added 6G product offering to Ordering Information.







#### Headquarters

Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site www.atmel.com Technical Support avr@atmel.con Sales Contact www.atmel.com/contacts

http://www.kt/5885-AOR-08/08

#### Literature Requests

www.atmel.com/literature

# KTTIC

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.

© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.