#### **Features**

- Industry-standard Architecture
  - Emulates Many 20-pin PALs
  - Low-cost Easy-to-use Software Tools
- High-speed Electrically-erasable Programmable Logic Devices
  - 12 ns Maximum Pin-to-pin Delay
- Low-power 5 μA (Typ) Standby Current
- CMOS and TTL Compatible Inputs and Outputs
  - Input and I/O Pin Keeper Circuits
- Advanced Flash Technology
  - Reprogrammable
  - 100% Tested
- High-reliability CMOS Process
  - 20 Year Data Retention
  - 100 Erase/Write Cycles
  - 2,000V ESD Protection
  - 200 mA Latchup Immunity
- Commercial and Industrial Temperature Ranges
- Dual-in-line and Surface Mount Packages in Standard Pinouts
- PCI-compliant
- Green (Pb/Halide-free/RoHS Compliant) Package Options Available

### 1. Description

The ATF16V8CZ is a high-performance EECMOS programmable logic device that utilizes Atmel's proven electrically-erasable Flash memory technology. Speeds down to 12 ns and a 5  $\mu$ A (Typ) edge-sensing power-down mode are offered. All speed ranges are specified over the full 5V  $\pm 10\%$  range for industrial temperature ranges; 5V  $\pm 5\%$  for commercial range 5-volt devices.

The ATF16V8CZ incorporates a superset of the generic architectures, which allows direct replacement of the 16R8 family and most 20-pin combinatorial PLDs. Eight outputs are each allocated eight product terms. Three different modes of operation, configured automatically with software, allow highly complex logic functions to be realized.

The ATF16V8CZ can significantly reduce total system power, thereby enhancing system reliability and reducing power supply costs. When all the inputs and internal nodes are not switching, supply current drops to less than 5 µA typically. This automatic power-down feature (or sleep mode) allows for power savings in slow clock systems and asynchronous applications. Also, the pin-keeper circuits eliminate the need for internal pull-up resistors along with their attendant power consumption.



### Highperformance EE PLD

ATF16V8CZ



0453H-PLD-7/05

Figure 1-1. Block Diagram



### 2. Pin Configuration and Pinouts

Table 2-1. Pinouts - All Pinouts Top View

| Pin Name | Function               |
|----------|------------------------|
| CLK      | Clock                  |
| 1        | Logic Inputs           |
| I/O      | Bi-directional Buffers |
| ŌĒ       | Output Enable          |
| VCC      | +5V Supply             |

Figure 2-1. TSSOP



Figure 2-2. DIP/SOIC



Figure 2-3. PLCC



### 3. Absolute Maximum Ratings\*

| Temperature Under Bias40°C to +85°C                                                          |
|----------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                            |
| Voltage on Any Pin with Respect to Ground2.0V to +7.0V <sup>(1)</sup>                        |
| Voltage on Input Pins with Respect to Ground During Programming2.0V to +14.0V <sup>(1)</sup> |
| Programming Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup>                      |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: 1

Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns.
 Maximum output pin voltage is V<sub>CC</sub> + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.

### 4. DC and AC Operating Conditions

|                                 | Commercial | Industrial   |
|---------------------------------|------------|--------------|
| Operating Temperature (Ambient) | 0°C - 70°C | -40°C - 85°C |
| V <sub>CC</sub> Power Supply    | 5V ±5%     | 5V ±10%      |

#### 4.1 DC Characteristics

| Symbol                         | Parameter                         | Condition                                                      |           |      | Тур | Max                | Units |
|--------------------------------|-----------------------------------|----------------------------------------------------------------|-----------|------|-----|--------------------|-------|
| I <sub>IL</sub>                | Input or I/O Low Leakage Current  | $0 \le V_{IN} \le V_{IL}(Max)$                                 |           |      |     | -10                | μΑ    |
| I <sub>IH</sub>                | Input or I/O High Leakage Current | $3.5 \le V_{IN} \le V_{CC}$                                    |           |      |     | 10                 | μΑ    |
|                                | Power Supply Current              | 15 MHz, V <sub>CC</sub> = Max,                                 | Com       |      |     | 95                 | mA    |
| I <sub>CC1</sub>               | Power Supply Current              | $V_{IN} = 0, V_{CC}, $ Outputs Open Ind.                       | Ind.      |      |     | 105                | mA    |
| . (1)                          | Power Supply Current,             | 0 MHz, V <sub>CC</sub> = Max, Com.                             |           |      | 5   |                    | μΑ    |
| I <sub>CC</sub> <sup>(1)</sup> | Standby Mode                      | $V_{IN} = 0$ , $V_{CC}$ , Outputs Open                         | Ind       |      | 5   |                    | μΑ    |
| I <sub>os</sub>                | Output Short Circuit Current      | V <sub>OUT</sub> = 0.5V;<br>V <sub>CC</sub> = 5V; TA = 25°C    |           |      |     | -150               | mA    |
| V <sub>IL</sub>                | Input Low Voltage                 | Min < V <sub>CC</sub> < Max                                    |           | -0.5 |     | 0.8                | V     |
| V <sub>IH</sub>                | Input High Voltage                |                                                                |           | 2.0  |     | V <sub>CC</sub> +1 | V     |
| V <sub>OL</sub>                | Output Low Voltage                | V <sub>CC</sub> = Min, All Outputs<br>I <sub>OL</sub> = -16 mA | Com, Ind. |      |     | 0.5                | V     |





#### 4.1 DC Characteristics

| Symbol          | Parameter            | Condition                                          |            | Min | Тур | Max | Units |
|-----------------|----------------------|----------------------------------------------------|------------|-----|-----|-----|-------|
| V <sub>OH</sub> | Output High Voltage  | V <sub>CC</sub> = Min<br>I <sub>OL</sub> = -3.2 mA |            | 2.4 |     |     | ٧     |
|                 | Contract Law Comment | V Min                                              | Com.       | 24  |     |     | A     |
| IOL             | Output Low Current   | V <sub>CC</sub> = Min                              | Ind.       | 12  |     |     | mA    |
| I <sub>OH</sub> | Output High Current  | V <sub>CC</sub> = Min                              | Com., Ind. | 4   |     |     | mA    |

Note: 1. All I<sub>CC</sub> parameters measured with outputs open. Data is based on Atmel test patterns. Reading may vary with pattern.



#### AC Waveforms<sup>(1)</sup> 4.2



Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified.

#### **AC Characteristics** 4.3

|                  |                                                         |     | 12  |     | -15 |       |  |
|------------------|---------------------------------------------------------|-----|-----|-----|-----|-------|--|
| Symbol           | Parameter                                               | Min | Max | Min | Max | Units |  |
| t <sub>PD</sub>  | Input or Feedback to Non-registered Output              | 3   | 12  | 3   | 15  | ns    |  |
| t <sub>CF</sub>  | Clock to Feedback                                       |     | 6   |     | 8   | ns    |  |
| t <sub>CO</sub>  | Clock to Output                                         | 2   | 8   | 2   | 10  | ns    |  |
| t <sub>S</sub>   | Input or Feedback Setup Time                            | 10  |     | 12  |     | ns    |  |
| t <sub>H</sub>   | Input Hold Time                                         | 0   |     | 0   |     | ns    |  |
| t <sub>P</sub>   | Clock Period                                            | 12  |     | 16  |     | ns    |  |
| t <sub>W</sub>   | Clock Width                                             | 6   |     | 8   |     | ns    |  |
|                  | External Feedback 1/(t <sub>S</sub> + t <sub>CO</sub> ) |     | 55  |     | 45  | MHz   |  |
| $f_{MAX}$        | Internal Feedback 1/(t <sub>S</sub> + t <sub>CF</sub> ) |     | 62  |     | 50  | MHz   |  |
|                  | No Feedback 1/(t <sub>P</sub> )                         |     | 83  |     | 62  | MHz   |  |
| t <sub>EA</sub>  | Input to Output Enable – Product Term                   | 3   | 12  | 3   | 15  | ns    |  |
| t <sub>ER</sub>  | Input to Output Disable – Product Term                  | 2   | 15  | 2   | 15  | ns    |  |
| t <sub>PZX</sub> | OE pin to Output Enable                                 | 2   | 12  | 2   | 15  | ns    |  |
| t <sub>PXZ</sub> | OE pin to Output Disable                                | 1.5 | 12  | 1.5 | 15  | ns    |  |

### 4.4 Input Test Waveforms

#### 4.4.1 Input Test Waveforms and Measurement Levels



 $t_{\rm R},\,t_{\rm F}<1.5$  ns (10% to 90%)

### 4.4.2 Output Test Loads



Note: Similar devices are tested with slightly different loads. These load differences may affect output signals' delay and slew rate. Atmel devices are tested with sufficient margins to meet compatible devices.

### 4.4.3 Pin Capacitance

**Table 4-1.** Pin Capacitance (f = 1 MHz, T =  $25^{\circ}$ C<sup>(1)</sup>)

|                  | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 5   | 8   | pF    | $V_{IN} = 0V$         |
| C <sub>OUT</sub> | 6   | 8   | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.

### 4.5 Power-up Reset

The ATF16V8CZ's registers are designed to reset during power-up. At a point delayed slightly from  $V_{CC}$  crossing  $V_{RST}$ , all registers will be reset to the low state. As a result, the registered output state will always be high on power-up.

This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how  $V_{\rm CC}$  actually rises in the system, the following conditions are required:

- 1. The V<sub>CC</sub> rise must be monotonic, from below 0.7V,
- 2. After reset occurs, all input and feedback setup times must be met before driving the clock term high, and
- 3. The signals from which the clock is derived must remain stable during t<sub>PR</sub>.



| Parameter        | Description            | Тур | Max   | Units |
|------------------|------------------------|-----|-------|-------|
| t <sub>PR</sub>  | Power-up Reset Time    | 600 | 1,000 | ns    |
| V <sub>RST</sub> | Power-up Reset Voltage | 3.8 | 4.5   | V     |

### 4.6 Preload of Registered Outputs

The ATF16V8CZ's registers are provided with circuitry to allow loading of each register with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A JEDEC file with preload is generated when a source file with vectors is compiled. Once downloaded, the JEDEC file preload sequence will be done automatically by approved programmers.

### 5. Security Fuse Usage

0453H-PLD-7/05

A single fuse is provided to prevent unauthorized copying of the ATF16V8CZ fuse patterns. Once programmed, fuse verify and preload are inhibited. However, the 64-bit User Signature remains accessible.

The security fuse should be programmed last, as its effect is immediate.



### 6. Input and I/O Pin-keeper Circuits

The ATF16V8CZ contains internal input and I/O pin-keeper circuits. These circuits allow each ATF16V8CZ pin to hold its previous value even when it is not being driven by an external source or by the device's output buffer. This helps insure that all logic array inputs are at known, valid logic levels. This reduces system power by preventing pins from floating to indeterminate levels. By using pin-keeper circuits rather than pull-up resistors, there is no DC current required to hold the pins in either logic state (high or low).

These pin-keeper circuits are implemented as weak feedback inverters, as shown in the Input Diagram below. These keeper circuits can easily be overdriven by standard TTL- or CMOS-compatible drivers. The typical overdrive current required is  $40 \, \mu A$ .

Figure 6-1. Input Diagram



Figure 6-2. I/O Diagram



### 7. Functional Logic Diagram Description

The Logic Option and Functional Diagrams describe the ATF16V8CZ architecture. Eight configurable macrocells can be configured as a registered output, combinatorial I/O, combinatorial output, or dedicated input.

The ATF16V8CZ can be configured in one of three different modes. Each mode makes the ATF16V8CZ look like a different device. Most PLD compilers can choose the right mode automatically. The user can also force the selection by supplying the compiler with a mode selection. The determining factors would be the usage of register versus combinatorial outputs and dedicated outputs versus outputs with output enable control.

The ATF16V8CZ universal architecture can be programmed to emulate many 20-pin PAL devices. These architectural subsets can be found in each of the configuration modes described in the following pages. The user can download the listed subset device JEDEC programming file to the PLD programmer, and the ATF16V8CZ can be configured to act like the chosen device. Check with your programmer manufacturer for this capability.

Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the content of the ATF16V8CZ. Eight bytes (64 fuses) of User Signature are accessible to the user for purposes such as storing project name, part number, revision, or date. The User Signature is accessible regardless of the state of the security fuse.

Table 7-1. Compiler Mode Selection

|                  | Registered               |                           | Simple                    | Auto Select |
|------------------|--------------------------|---------------------------|---------------------------|-------------|
| ABEL, Atmel-ABEL | P16C8R                   | P16V8C P16V8AS            |                           | P16V8       |
| CUPL             | G16V8MS G16V8MA G16V8AS  |                           | G16V8AS                   | G16V8A      |
| LOG/iC           | GAL16V8_R <sup>(1)</sup> | GAL16V8_C7 <sup>(1)</sup> | GAL16V8_C8 <sup>(1)</sup> | GAL16V8     |
| OrCAD-PLD        | "Registered"             | "Complex"                 | "Simple"                  | GAL16V8A    |
| PLDesigner       | P16V8R                   | P16V8C                    | P16V8C                    | P16V8A      |
| Tango-PLD        | G16V8R                   | G16V8C                    | G16V8AS                   | G16V8       |

Notes: 1. Only applicable for version 3.4 or lower.

### 8. Macrocell Configuration

Software compilers support the three different OMC modes as different device types. These device types are listed in the table below. Most compilers have the ability to automatically select the device type, generally based on the register usage and output enable  $(\overline{OE})$  usage. Register usage on the device forces the software to choose the registered mode. All combinatorial outputs with  $\overline{OE}$  controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without  $\overline{OE}$  control. The different device types listed in the table can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals.

When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode.

In **registered mode** pin 1 and pin 11 are permanently configured as clock and output enable, respectively. These pins cannot be configured as dedicated inputs in the registered mode.

In **complex mode** pin 1 and pin 11 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively. Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode.

In **simple mode** all feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins (pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output.

### 8.1 ATF16V8CZ Registered Mode

**PAL Device Emulation/PAL Replacement.** The registered mode is used if one or more registers are required. Each macrocell can be configured as either a registered or combinatorial output or I/O, or as an input. For a registered output or I/O, the output is enabled by the  $\overline{\text{OE}}$  pin, and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term. For a combinatorial output or I/O, the output enable is controlled by a product term, and seven product terms are allocated to the sum term. When the macrocell is configured as an input, the output enable is permanently disabled.

Any register usage will make the compiler select this mode. The following registered devices can be emulated using this mode:

| 16R8 | 16RP8 |
|------|-------|
| 16R6 | 16RP6 |
| 16R4 | 16RP4 |

Figure 8-1. Registered Configuration for Registered Mode<sup>(1)(2)</sup>



Notes: 1. Pin 1 controls common CLK for the registered outputs.

Pin 11 controls common  $\overline{OE}$  for the registered outputs.

Pin 1 and Pin 11 are permanently configured as CLK and  $\overline{OE}$ .

2. The development software configures all the architecture control bits and checks for proper pin usage automatically.

Figure 8-2. Combinatorial Configuration for Registered Mode<sup>(1)(2)</sup>



Notes: 1. Pin 1 and Pin 11 are permanently configured as CLK and  $\overline{OE}$ .

2. The development software configures all the architecture control bits and checks for proper pin usage automatically.

Figure 8-3. Registered Mode Logic Diagram



#### 8.2 ATF16V8CZ Complex Mode

PAL Device Emulation/PAL Replacement. In the complex mode, combinatorial output and I/O functions are possible. Pins 1 and 11 are regular inputs to the array. Pins 13 through 18 have pin feedback paths back to the AND-array, which makes full I/O capability possible. Pins 12 and 19 (outermost macrocells) are outputs only. They do not have input capability. In this mode, each macrocell has seven product terms going to the sum term and one product term enabling the output.

Combinatorial applications with an OE requirement will make the compiler select this mode. The following devices can be emulated using this mode:

16L8

16H8

16P8

Figure 8-4. Complex Mode Option



### ATF16V8CZ Simple Mode

PAL Device Emulation/PAL Replacement. In the Simple Mode, 8 product terms are allocated to the sum term. Pins 15 and 16 (center macrocells) are permanently configured as combinatorial outputs. Other macrocells can be either inputs or combinatorial outputs with pin feedback to the AND-array. Pins 1 and 11 are regular inputs.

The compiler selects this mode when all outputs are combinatorial without OE control. The following simple PALs can be emulated using this mode:

10L8 10H8 10P8

12L6 12H6 12P6

14L4 14H4 14P4

16L2 16H2 16P2



Figure 9-1. Simple Mode Option



<sup>\* -</sup> Pins 15 and 16 are always enabled.

# KTTIC

Figure 9-2. Complex Mode Logic Diagram



Figure 9-3. Simple Mode Logic Diagram



#### **Test Characterization Data** 9.1















### 10. Ordering Information

### 10.1 Standard Package Options

| t <sub>PD</sub> (ns) | t <sub>s</sub><br>(ns) | t <sub>co</sub><br>(ns) | Ordering Code                                                                  | Package                          | Operation Range               |
|----------------------|------------------------|-------------------------|--------------------------------------------------------------------------------|----------------------------------|-------------------------------|
| 12                   | 10                     | 8                       | ATF16V8CZ-12JC<br>ATF16V8CZ-12PC<br>ATF16V8CZ-12SC                             | 20J<br>20P3<br>20S               | Commercial<br>(0°C to 70°C)   |
|                      | 12                     | 10                      | ATF16V8CZ-12XC ATF16V8CZ-15JC ATF16V8CZ-15PC ATF16V8CZ-15SC                    | 20X<br>20J<br>20P3<br>20S        | Commercial<br>(0°C to 70°C)   |
| 15                   | 12 10                  |                         | ATF16V8CZ-15XC  ATF16V8CZ-15JI  ATF16V8CZ-15PI  ATF16V8CZ-15SI  ATF16V8CZ-15XI | 20X<br>20J<br>20P3<br>20S<br>20X | Industrial<br>(-40°C to 85°C) |

Note: Shaded parts are being obsoleted in Q3-05 and being replaced by Green parts.

### 10.2 Using "C" Product for Industrial

To use commercial product for Industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%.

### 10.3 Green Package Options (Pb/Halide-free/RoHS Compliant)

| t <sub>PD</sub><br>(ns) | t <sub>S</sub><br>(ns) | t <sub>CO</sub><br>(ns) | Ordering Code  | Package | Operation Range |
|-------------------------|------------------------|-------------------------|----------------|---------|-----------------|
|                         |                        |                         | ATF16V8CZ-15JU | 20J     |                 |
| 15                      | 12                     | 10                      | ATF16V8CZ-15PU | 20P3    | Industrial      |
| 15                      | 12                     | 10                      | ATF16V8CZ-15SU | 20S     | (-40°C to 85°C) |
|                         |                        |                         | ATF16V8CZ-15XU | 20X     |                 |

| Package Type |                                                                 |  |  |  |
|--------------|-----------------------------------------------------------------|--|--|--|
| 20J          | 20-lead, Plastic J-leaded Chip Carrier (PLCC)                   |  |  |  |
| 20P3         | 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)        |  |  |  |
| 20\$         | 20-lead, 0.300" Wide, Plastic Gull-wing Small Outline (SOIC)    |  |  |  |
| 20X          | 20-lead, 4.4 mm Wide, Plastic Thin Shrink Small Outline (TSSOP) |  |  |  |

### 11. Package Information

#### **20J - PLCC** 11.1



(Unit of Measure = mm)

SYMBOL MIN NOM MAX NOTE Α 4.191 4.572 Α1 2.286 3.048 \_ A2 0.508 D 9.779 10.033 D1 8.890 9.042 Note 2 Ε 9.779 10.033 E1 8.890 9.042 Note 2 D2/E2 7.366 8.382 В 0.660 0.813 В1 0.330 0.533 1.270 TYP е

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AA.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

| 4 mei  | 2325 Orchard Parkway<br>San Jose, CA 95131 |       |  |
|--------|--------------------------------------------|-------|--|
| AIIIEL | San Jose, CA                               | 95131 |  |
|        |                                            |       |  |

| TITLE                 |                  |                     |
|-----------------------|------------------|---------------------|
| <b>20J</b> , 20-lead, | Plastic J-leaded | Chip Carrier (PLCC) |

| DRAWING NO. | REV. |
|-------------|------|
| 20J         | В    |
| 203         | B    |

### 11.2 20P3 - PDIP







**COMMON DIMENSIONS** (Unit of Measure = mm)

SYMBOL MIN NOM MAX NOTE 5.334 Α1 0.381 D 24.892 26.924 Note 2 Е 7.620 8.255 E1 6.096 7.112 Note 2 В 0.356 0.559 1.551 B1 1.270 \_ 2.921 3.810 С 0.203 0.356 10.922 eС 0.000 1.524 2.540 TYP

Notes: 1. This package conforms to JEDEC reference MS-001, Variation AD.

 Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

1/23/04

|  |                                                                                | DRAWING NO. | REV. |
|--|--------------------------------------------------------------------------------|-------------|------|
|  | <b>20P3</b> , 20-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP) | 20P3        | D    |

#### 11.3 **20S - SOIC**





#### **20X - TSSOP** 11.4

Dimensions in Millimeters and (Inches). Controlling dimension: Millimeters. JEDEC Standard MO-153 AC







10/23/03

2325 Orchard Parkway San Jose, CA 95131

TITLE 20X, (Formerly 20T), 20-lead, 4.4 mm Body Width, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. REV. 20X

С

### 12. Revision History

### 12.1 0453H

1. Green Package options added in 2005.

# KTTIC