## KTTIC http://www.kttic.com

#### **Features**

- Single Voltage, Range 3V to 3.6V Supply
- 3-volt Only Read and Write Operation
- Software Protected Programming
- Fast Read Access Time 150 ns
- Low Power Dissipation
  - 15 mA Active Current
  - 50 µA CMOS Standby Current
- Sector Program Operation
  - Single Cycle Reprogram (Erase and Program)
  - 2048 Sectors (256 Bytes/Sector)
  - Internal Address and Data Latches for 256 Bytes
- Two 16K Bytes Boot Blocks with Lockout
- Fast Sector Program Cycle Time 20 ms Max
- Internal Program Control and Timer
- DATA Polling for End of Program Detection
- Typical Endurance > 10,000 Cycles
- CMOS and TTL Compatible Inputs and Outputs
- Green (Pb/Halide-free) Packaging Option

#### 1. Description

The AT29LV040A is a 3-volt only in-system Flash Programmable and Erasable Read Only Memory (PEROM). Its 4 megabits of memory is organized as 524,288 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS EEPROM technology, the device offers access times to 150 ns, and a low 54 mW power dissipation. When the device is deselected, the CMOS standby current is less than 50  $\mu A$ . The device endurance is such that any sector can typically be written to in excess of 10,000 times. The programming algorithm is compatible with other devices in Atmel's 3-volt only Flash memories.

To allow for simple in-system reprogrammability, the AT29LV040A does not require high input voltages for programming. Three-volt-only commands determine the operation of the device. Reading data out of the device is similar to reading from an EPROM. Reprogramming the AT29LV040A is performed on a sector basis; 256 bytes of data are loaded into the device and then simultaneously programmed.

During a reprogram cycle, the address locations and 256 bytes of data are captured at microprocessor speed and internally latched, freeing the address and data bus for other operations. Following the initiation of a program cycle, the device will automatically erase the sector and then program the latched data using an internal control timer. The end of a program cycle can be detected by DATA polling of I/O7. Once the end of a program cycle has been detected, a new access for a read or program can begin.



4-megabit (512K x 8) 3-volt Only 256-byte Sector Flash Memory

**AT29LV040A** 

0334H-FLASH-9/08



## KTTIC http://www.kttic.c

### 2. Pin Configurations

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A18    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| 1/00 - 1/07 | Data Inputs/Outputs |
| NC          | No Connect          |

#### 2.1 32-lead PLCC Top View



## 2.2 32-lead TSOP (Type 1) Top View



#### 3. Block Diagram



### 4. Device Operation

#### 4.1 Read

The AT29LV040A is accessed like an EPROM. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers flexibility in preventing bus contention.

#### 4.2 Software Data Protection Programming

The AT29LV040A has 2048 individual sectors, each 256 bytes. Using the software data protection feature, byte loads are used to enter the 256 bytes of a sector to be programmed. The AT29LV040A can only be programmed or reprogrammed using the software data protection feature. The device is programmed on a sector basis. If a byte of data within the sector is to be changed, data for the entire 256-byte sector must be loaded into the device. The AT29LV040A automatically does a sector erase prior to loading the data into the sector. An erase command is not required.

Software data protection protects the device from inadvertent programming. A series of three program commands to specific addresses with specific data must be presented to the device before programming may occur. The same three program commands must begin each program operation. All software program commands must obey the sector program timing specifications. Power transitions will not reset the software data protection feature, however the software feature will guard against inadvertent program cycles during power transitions.

Any attempt to write to the device without the 3-byte command sequence will start the internal write timers. No data will be written to the device; however, for the duration of  $t_{WC}$ , a read operation will effectively be a polling operation.

After the software data protection's 3-byte command code is given, a byte load is performed by applying a low pulse on the  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  input with  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  low (respectively) and  $\overline{\text{OE}}$  high. The address is latched on the falling edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever occurs last. The data is latched by the first rising edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ .

The 256 bytes of data must be loaded into each sector. Any byte that is not loaded during the programming of its sector will be erased to read FFH. Once the bytes of a sector are loaded into the device, they are simultaneously programmed during the internal programming period. After



## KTTIC http://www.kttic.cgiiii

the first data byte has been loaded into the device, successive bytes are entered in the same manner. Each new byte to be programmed must have its high-to-low transition on  $\overline{\text{WE}}$  (or  $\overline{\text{CE}}$ ) within 150 µs of the low-to-high transition of  $\overline{\text{WE}}$  (or  $\overline{\text{CE}}$ ) of the preceding byte. If a high-to-low transition is not detected within 150 µs of the last low-to-high transition, the load period will end and the internal programming period will start. A8 to A18 specify the sector address. The sector address must be valid during each high-to-low transition of  $\overline{\text{WE}}$  (or  $\overline{\text{CE}}$ ). A0 to A7 specify the byte address within the sector. The bytes may be loaded in any order; sequential loading is not required. Once a programming operation has been initiated, and for the duration of  $t_{\text{WC}}$ , a read operation will effectively be a polling operation.

#### 4.3 Hardware Data Protection

Hardware features protect against inadvertent programs to the AT29LV040A in the following ways: (a)  $V_{CC}$  sense – if  $V_{CC}$  is below 1.8V (typical), the program function is inhibited; (b)  $V_{CC}$  power on delay – once  $V_{CC}$  has reached the  $V_{CC}$  sense level, the device will automatically time out 10 ms (typical) before programming; (c) Program inhibit – holding any one of  $\overline{OE}$  low,  $\overline{CE}$  high or  $\overline{WE}$  high inhibits program cycles; and (d) Noise filter – pulses of less than 15 ns (typical) on the  $\overline{WE}$  or  $\overline{CE}$  inputs will not initiate a program cycle.

#### 4.4 Input Levels

While operating with a 3.3V  $\pm 10\%$  power supply, the address inputs and control inputs ( $\overline{OE}$ ,  $\overline{CE}$  and  $\overline{WE}$ ) may be driven from 0 to 5.5V without adversely affecting the operation of the device. The I/O lines can only be driven from 0 to 3.6V.

#### 4.5 Product Identification

The product identification mode identifies the device and manufacturer as Atmel. It may be accessed by hardware or software operation. The hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the Atmel product. In addition, users may wish to use the software product identification mode to identify the part (i.e., using the device code), and have the system software use the appropriate sector size for program operations. In this manner, the user can have a common board design for 256K to 4-megabit densities and, with each density's sector size in a memory map, have the system software apply the appropriate sector size.

For details, see Operating Modes (for hardware operation) or Software Product Identification. The manufacturer and device code is the same for both modes.

#### 4.6 DATA Polling

The AT29LV040A features  $\overline{DATA}$  polling to indicate the end of a program cycle. During a program cycle an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin.  $\overline{DATA}$  polling may begin at any time during the program cycle.

#### 4.7 Toggle Bit

In addition to DATA polling the AT29LV040A provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle.

#### 4.8 Optional Chip Erase Mode

The entire device can be erased by using a 6-byte software code. Please see Software Chip Erase application note for details.

#### 4.9 Boot Block Programming Lockout

The AT29LV040A has two designated memory blocks that have a programming lockout feature. This feature prevents programming of data in the designated block once the feature has been enabled. Each of these blocks consists of 16K bytes; the programming lockout feature can be set independently for either block. While the lockout feature does not have to be activated, it can be activated for either or both blocks.

These two 16K memory sections are referred to as *boot blocks*. Secure code which will bring up a system can be contained in a boot block. The AT29LV040A blocks are located in the first 16K bytes of memory and the last 16K bytes of memory. The boot block programming lockout feature can therefore support systems that boot from the lower addresses of memory or the higher addresses. Once the programming lockout feature has been activated, the data in that block can no longer be erased or programmed; data in other memory locations can still be changed through the regular programming methods. To activate the lockout feature, a series of seven program commands to specific addresses with specific data must be performed. Please see Boot Block Lockout Feature Enable Algorithm.

If the boot block lockout feature has been activated on either block, the chip erase function will be disabled.

#### 4.9.1 Boot Block Lockout Detection

A software method is available to determine whether programming of either boot block section is locked out. See Software Product Identification Entry and Exit sections. When the device is in the software product identification mode, a read from location 00002H will show if programming the lower address boot block is locked out while reading location.

7FFF2H will do so for the upper boot block. If the data is FE, the corresponding block can be programmed; if the data is FF, the program lockout feature has been activated and the corresponding block cannot be programmed. The software product identification exit mode should be used to return to standard operation.

#### 5. Absolute Maximum Ratings\*

| Temperature Under Bias55°C to +125°C                                        |
|-----------------------------------------------------------------------------|
| Storage Temperature65° C to +150° C                                         |
| All Input Voltages (Including NC Pins) with Respect to Ground0.6V to +6.25V |
| All Output Voltages with Respect to Ground0.6V to $V_{\text{CC}}$ + 0.6V    |
| Voltage on A9 (Including NC Pins) with Respect to Ground0.6V to +13.5V      |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## KTTIC http://www.kttic.cgiiii

#### 6. DC and AC Operating Range

|                                             | AT29LV040A-15 |              |
|---------------------------------------------|---------------|--------------|
| Operating Temperature (Case) Industrial     |               | -40°C - 85°C |
| V <sub>CC</sub> Power Supply <sup>(1)</sup> |               | 3.3V ±0.3V   |

Notes: 1. After power is applied and V<sub>CC</sub> is at the minimum specified datasheet value, the system should wait 20 ms before an operational mode is started.

#### 7. Operating Modes

| Mode                    | CE              | ŌĒ               | WE              | Ai                                                                                     | I/O                              |
|-------------------------|-----------------|------------------|-----------------|----------------------------------------------------------------------------------------|----------------------------------|
| Read                    | $V_{IL}$        | V <sub>IL</sub>  | $V_{IH}$        | Ai                                                                                     | D <sub>OUT</sub>                 |
| Program <sup>(2)</sup>  | $V_{IL}$        | V <sub>IH</sub>  | V <sub>IL</sub> | Ai                                                                                     | D <sub>IN</sub>                  |
| Standby/Write Inhibit   | V <sub>IH</sub> | X <sup>(1)</sup> | Х               | X                                                                                      | High Z                           |
| Program Inhibit         | Х               | Х                | V <sub>IH</sub> |                                                                                        |                                  |
| Program Inhibit         | Х               | V <sub>IL</sub>  | Х               |                                                                                        |                                  |
| Output Disable          | Х               | V <sub>IH</sub>  | Х               |                                                                                        | High Z                           |
| Product Identification  |                 |                  |                 |                                                                                        |                                  |
| Lla value va            | V               | V                | V               | A1 - A18 = V <sub>IL</sub> , A9 = V <sub>H</sub> <sup>(3)</sup> , A0 = V <sub>IL</sub> | Manufacturer Code <sup>(4)</sup> |
| Hardware                | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | A1 - A18 = V <sub>IL</sub> , A9 = V <sub>H</sub> <sup>(3)</sup> , A0 = V <sub>IH</sub> | Device Code <sup>(4)</sup>       |
| Software <sup>(5)</sup> |                 |                  |                 | $A0 = V_1$                                                                             | Manufacturer Code <sup>(4)</sup> |
| Sullware**/             |                 |                  |                 | A0 = V <sub>IH</sub>                                                                   | Device Code <sup>(4)</sup>       |

Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>.

2. Refer to AC Programming Waveforms.

3.  $V_H = 12.0V \pm 0.5V$ .

4. Manufacturer Code: 1F, Device Code: C4.

5. See details under Software Product Identification Entry/Exit.

#### 8. DC Characteristics

| Symbol           | Parameter                            | Condition                                                               | Min | Max | Units |
|------------------|--------------------------------------|-------------------------------------------------------------------------|-----|-----|-------|
| I <sub>LI</sub>  | Input Load Current                   | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                 |     | 1   | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current               | $V_{I/O} = 0V \text{ to } V_{CC}$                                       |     | 1   | μА    |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = V_{\text{CC}} - 0.3V \text{ to } V_{\text{CC}}$ |     | 50  | μΑ    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL  | <del>CE</del> = 2.0V to V <sub>CC</sub>                                 |     | 1   | mA    |
| I <sub>CC</sub>  | V <sub>CC</sub> Active Current       | $f = 5 \text{ MHz}; I_{OUT} = 0 \text{ mA}; V_{CC} = 3.6 \text{V}$      |     | 15  | mA    |
| $V_{IL}$         | Input Low Voltage                    |                                                                         |     | 0.6 | V     |
| V <sub>IH</sub>  | Input High Voltage                   |                                                                         | 2.0 |     | V     |
| V <sub>OL</sub>  | Output Low Voltage                   | I <sub>OL</sub> = 1.6 mA; V <sub>CC</sub> = 3.0V                        |     | .45 | V     |
| V <sub>OH</sub>  | Output High Voltage                  | $I_{OH} = -100 \mu A; V_{CC} = 3.0 V$                                   | 2.4 |     | V     |

#### 9. AC Read Characteristics

|                                   |                                                                                         | AT29LV040A-15 |     |       |
|-----------------------------------|-----------------------------------------------------------------------------------------|---------------|-----|-------|
| Symbol                            | Parameter                                                                               | Min           | Max | Units |
| t <sub>ACC</sub>                  | Address to Output Delay                                                                 |               | 150 | ns    |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                                                      |               | 150 | ns    |
| t <sub>OE</sub> (2)               | OE to Output Delay                                                                      | 0             | 50  | ns    |
| t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE to Output Float                                                                | 0             | 30  | ns    |
| t <sub>OH</sub>                   | Output Hold from $\overline{OE}$ , $\overline{CE}$ or Address, Whichever Occurred First | 0             |     | ns    |

### 10. AC Read Waveforms<sup>(1)(2)(3)(4)</sup>



Notes: 1.  $\overline{\text{CE}}$  may be delayed up to  $t_{\text{ACC}}$  -  $t_{\text{CE}}$  after the address transition without impact on  $t_{\text{ACC}}$ .

- 2.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{CE}}$   $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{CE}}$  or by  $t_{\text{ACC}}$   $t_{\text{OE}}$  after an address change without impact on  $t_{\text{ACC}}$ .
- 3.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$  whichever occurs first (CL = 5 pF).
- 4. This parameter is characterized and is not 100% tested.

## KTTIC http://www.kttic.cgiiii

### 11. Input Test Waveforms and Measurement Level



#### 12. Output Test Load



### 13. Pin Capacitance

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. These parameters are characterized and not 100% tested.

8

### 14. AC Byte Load Characteristics

| Symbol                             | Parameter                                   | Min | Max | Units |
|------------------------------------|---------------------------------------------|-----|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, $\overline{\text{OE}}$ Set-up Time | 10  |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time                           | 100 |     | ns    |
| t <sub>CS</sub>                    | Chip Select Set-up Time                     | 0   |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time                       | 0   |     | ns    |
| t <sub>WP</sub>                    | Write Pulse Width (WE or CE)                | 200 |     | ns    |
| t <sub>DS</sub>                    | Data Set-up Time                            | 100 |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time                          | 10  |     | ns    |
| t <sub>WPH</sub>                   | Write Pulse Width High                      | 200 |     | ns    |

## 15. AC Byte Load Waveforms<sup>(1)(2)</sup>

#### **WE** Controlled 15.1



#### **CE** Controlled 15.2



1. The 3-byte address and data commands shown on the next page must be applied prior to byte loads. Notes:

2. A complete sector (256 bytes) should be loaded using these waveforms shown in these byte load waveform diagrams.

## KTTIC http://www.kttic.cgfffl

#### 16. Program Cycle Characteristics

| Symbol           | Parameter              | Min | Max | Units |
|------------------|------------------------|-----|-----|-------|
| t <sub>WC</sub>  | Write Cycle Time       |     | 20  | ms    |
| t <sub>AS</sub>  | Address Set-up Time    | 10  |     | ns    |
| t <sub>AH</sub>  | Address Hold Time      | 100 |     | ns    |
| t <sub>DS</sub>  | Data Set-up Time       | 100 |     | ns    |
| t <sub>DH</sub>  | Data Hold Time         | 10  |     | ns    |
| t <sub>WP</sub>  | Write Pulse Width      | 200 |     | ns    |
| t <sub>BLC</sub> | Byte Load Cycle Time   |     | 150 | μs    |
| t <sub>WPH</sub> | Write Pulse Width High | 200 |     | ns    |

#### 17. Software Protected Program Waveform



Notes: 1.  $\overline{OE}$  must be high when  $\overline{WE}$  and  $\overline{CE}$  are both low.

- 2. A8 through A18 must specify the sector address during each high-to-low transition of WE (or CE) after the software code has been entered.
- 3. All words that are not loaded within the sector being programmed will be indeterminate.

### 18. Programming Algorithm<sup>(1)</sup>



Notes: 1. Data Format: I/O7 - I/O0 (Hex); Address Format: A14 - A0 (Hex).

- 2. Data Protect state will be re-activated at end of program cycle.
- 3. 256 bytes of data MUST BE loaded.

## 19. Data Polling Characteristics<sup>(1)</sup>

| Symbol           | Parameter                         | Min | Тур | Max | Units |
|------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>  | Data Hold Time                    | 10  |     |     | ns    |
| t <sub>OEH</sub> | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>  | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>WR</sub>  | Write Recovery Time               | 0   |     |     | ns    |

Notes: 1. These parameters are characterized and not 100% tested.

2. See t<sub>OE</sub> spec in AC Read Characteristics.

### 20. Data Polling Waveforms



## 21. Toggle Bit Characteristics<sup>(1)</sup>

| Symbol            | Parameter                         | Min | Тур | Max | Units |
|-------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>   | Data Hold Time                    | 10  |     |     | ns    |
| t <sub>OEH</sub>  | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>   | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>OEHP</sub> | OE High Pulse                     | 150 |     |     | ns    |
| t <sub>WR</sub>   | Write Recovery Time               | 0   |     |     | ns    |

1. These parameters are characterized and not 100% tested.

2. See  $t_{OE}$  spec in AC Read Characteristics.

## 22. Toggling Bit Waveforms<sup>(1)(3)</sup>



Notes: 1. Toggling either  $\overline{OE}$  or  $\overline{CE}$  or both  $\overline{OE}$  and  $\overline{CE}$  will operate toggle bit.

- 2. Beginning and ending state of I/O6 will vary.
- 3. Any address location may be used by the address should not vary.



## 23. Software Product Identification Entry<sup>(1)</sup>



## 24. Software Product Identification Exit<sup>(1)</sup>



Notes:

- Data Format: I/O7 I/O0 (Hex);
   Address Format: A14 A0 (Hex).
- 2. A1 A18 =  $V_{IL}$ . Manufacturer Code is read for A0 =  $V_{IL}$ ; Device Code is read for A0 =  $V_{IH}$ .
- The device does not remain in identification mode if powered down.
- 4. The device returns to standard operation mode.
- 5. Manufacturer Code is 1F. The Device Code is C4.

## 25. Boot Block Lockout Feature Enable Algorithm<sup>(1)</sup>



- 1. Data Format: I/O7 I/O0 (Hex); Address Format: A14 - A0 (Hex).
- 2. Lockout feature set on lower address boot block.
- 3. Lockout feature set on higher address boot block.

## 26. Ordering Information

#### 26.1 Green Package Option (Pb/Halide-free)

| t <sub>ACC</sub> I <sub>CC</sub> (mA) |                     |      |                              |     |                 |
|---------------------------------------|---------------------|------|------------------------------|-----|-----------------|
| (ns)                                  | (ns) Active Standby |      | Active Standby Ordering Code |     | Operation Range |
| 150                                   | 15                  | 0.05 | AT29LV040A-15JU              | 32J | Industrial      |
| 150                                   | 10                  | 0.05 | AT29LV040A-15TU              | 32T | (-40° to 85°C)  |

# KTTIC

| Package Type |                                               |  |  |  |
|--------------|-----------------------------------------------|--|--|--|
| 32J          | 32-lead, Plastic J-leaded Chip Carrier (PLCC) |  |  |  |
| 32T          | 32-lead, Thin Small Outline Package (TSOP)    |  |  |  |

### 27. Packaging Information

#### **32J - PLCC** 27.1



DRAWING NO. REV. 32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC) 32J В

2325 Orchard Parkway

San Jose, CA 95131

TITLE

#### 27.2 32T - TSOP



Notes:

- 1. This package conforms to JEDEC reference MO-142, Variation BD.
- 2. Dimensions D1 and E do not include mold protrusion. Allowable protrusion on E is 0.15 mm per side and on D1 is 0.25 mm per side.
- 3. Lead coplanarity is 0.10 mm maximum.

| SYMBOL | MIN          | NOM   | MAX   | NOTE   |
|--------|--------------|-------|-------|--------|
| Α      | _            | _     | 1.20  |        |
| A1     | 0.05         | _     | 0.15  |        |
| A2     | 0.95         | 1.00  | 1.05  |        |
| D      | 19.80        | 20.00 | 20.20 |        |
| D1     | 18.30        | 18.40 | 18.50 | Note 2 |
| E      | 7.90         | 8.00  | 8.10  | Note 2 |
| L      | 0.50         | 0.60  | 0.70  |        |
| L1     | (            |       |       |        |
| b      | 0.17         | 0.22  | 0.27  |        |
| С      | 0.10         | _     | 0.21  |        |
| е      | e 0.50 BASIC |       |       |        |

10/18/01 REV.

2325 Orchard Parkway San Jose, CA 95131

TITLE

32T, 32-lead (8 x 20 mm Package) Plastic Thin Small Outline Package, Type I (TSOP)

DRAWING NO. 32T

В

