# KTTIC http://www.kttic.com

### **Features**

- Single 2.7V to 3.6V Supply
- Hardware and Software Data Protection
- Low Power Dissipation
  - 15 mA Active Current
  - 20 µA CMOS Standby Current
- Fast Read Access Time 200 ns
- Automatic Page Write Operation
  - Internal Address and Data Latches for 64 Bytes
  - Internal Control Timer
- Fast Write Cycle Times
  - Page Write Cycle Time: 10 ms Maximum
  - 1 to 64 Byte Page Write Operation
- DATA Polling for End of Write Detection
- High-reliability CMOS Technology
  - Endurance: 100,000 Cycles
    - Data Retention: 10 Years
- JEDEC Approved Byte-wide Pinout
- Industrial Temperature Ranges
- Green (Pb/Halide-free) Packaging Option

### 1. Description

The AT28BV64B is a high-performance electrically erasable programmable read only-memory (EEPROM). Its 64K of memory is organized as 8,192 words by 8 bits. Manufactured with Atmel's advanced nonvolatile CMOS technology, the device offers access times to 200 ns with power dissipation of just 54 mW. When the device is deselected, the CMOS standby current is less than 20 µA.

The AT28BV64B is accessed like a static RAM for the read or write cycle without the need for external components. The device contains a 64 byte page register to allow writing of up to 64 bytes simultaneously. During a write cycle, the addresses and 1 to 64 bytes of data are internally latched, freeing the address and data bus for other operations. Following the initiation of a write cycle, the device will automatically write the latched data using an internal control timer. The end of a write cycle can be detected by  $\overline{\text{DATA}}$  polling of I/O7. Once the end of a write cycle has been detected a new access for a read or write can begin.

Atmel's AT28BV64B has additional features to ensure high quality and manufacturability. A software data protection mechanism guards against inadvertent writes. The device also includes an extra 64 bytes of EEPROM for device identification or tracking.



64K (8K x 8)
Battery-Voltage
Parallel
EEPROM
with Page Write
and Software
Data Protection

AT28BV64B

0299H-PEEPR-10/06



KTTIC http://www.kttic.comer

## 2. Pin Configurations

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A12    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| I/O0 - I/O7 | Data Inputs/Outputs |
| NC          | No Connect          |
| DC          | Don't Connect       |

### 2.2 32-lead PLCC Top View



Note: PLCC package pins 1 and 17 are Don't Connect.

### 2.1 28-lead PDIP/SOIC Top View

#### NC □ 28 🗆 VCC 2 27 🗆 WE A12 □ A7 □ 26 🗆 NC 3 A6 □ 4 25 □ A8 A5 □ 5 24 🗆 A9 A4 □ 6 23 A11 A3 ☐ 7 22 🗆 ŌE A2 □ 8 21 🗆 A10 A1 □ 9 20 🗆 CE 19 🗀 1/07 A0 □ 10 I/O0 🗆 11 18 🗀 I/O6 I/O1 🗖 12 17 🗆 I/O5 I/O2 🗆 13 16 🗆 I/O4 GND ☐ 14 15 🗀 I/O3

### 2.3 28-lead TSOP Top View



### **Block Diagram** 3.



### **Device Operation**

#### 4.1 Read

The AT28BV64B is accessed like a static RAM. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state when either  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers flexibility in preventing bus contention in their systems.

#### 4.2 **Byte Write**

A low pulse on the WE or CE input with CE or WE low (respectively) and OE high initiates a write cycle. The address is latched on the falling edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever occurs last. The data is latched by the first rising edge of CE or WE. Once a byte write has been started, it will automatically time itself to completion. Once a programming operation has been initiated and for the duration of twc, a read operation will effectively be a polling operation.

### **Page Write** 4.3

The page write operation of the AT28BV64B allows 1 to 64 bytes of data to be written into the device during a single internal programming period. A page write operation is initiated in the same manner as a byte write; the first byte written can then be followed by 1 to 63 additional bytes. Each successive byte must be written within 100  $\mu s$  ( $t_{BLC}$ ) of the previous byte. If the  $t_{BLC}$  limit is exceeded, the AT28BV64B will cease accepting data and commence the internal programming operation. All bytes during a page write operation must reside on the same page as defined by the state of the A6 to A12 inputs. For each WE high to low transition during the page write operation, A6 to A12 must be the same.

The A0 to A5 inputs specify which bytes within the page are to be written. The bytes may be loaded in any order and may be altered within the same load period. Only bytes which are specified for writing will be written; unnecessary cycling of other bytes within the page does not occur.



# KTTIC http://www.kttic.comer

### 4.4 DATA Polling

The AT28BV64B features  $\overline{\text{DATA}}$  Polling to indicate the end of a write cycle. During a byte or page write cycle an attempted read of the last byte written will result in the complement of the written data to be presented on I/O7. Once the write cycle has been completed, true data is valid on all outputs, and the next write cycle may begin.  $\overline{\text{DATA}}$  Polling may begin at anytime during the write cycle.

### 4.5 Toggle Bit

In addition to DATA Polling, the AT28BV64B provides another method for determining the end of a write cycle. During the write operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the write has completed, I/O6 will stop toggling and valid data will be read. Reading the toggle bit may begin at any time during the write cycle.

### 4.6 Data Protection

If precautions are not taken, inadvertent writes may occur during transitions of the host system power supply. Atmel® has incorporated both hardware and software features that will protect the memory against inadvertent writes.

### 4.6.1 Hardware Protection

Hardware features protect against inadvertent writes to the AT28BV64B in the following ways: (a)  $V_{CC}$  power-on delay – once  $V_{CC}$  has reached 1.8V (typical) the device will automatically time out 10 ms (typical) before allowing a write; (b) write inhibit – holding any one of  $\overline{OE}$  low,  $\overline{CE}$  high or  $\overline{WE}$  high inhibits write cycles; and (c) noise filter – pulses of less than 15 ns (typical) on the  $\overline{WE}$  or  $\overline{CE}$  inputs will not initiate a write cycle.

### 4.6.2 Software Data Protection

A software-controlled data protection feature has been implemented on the AT28BV64B. Software data protection (SDP) helps prevent inadvertent writes from corrupting the data in the device. SDP can prevent inadvertent writes during power-up and power-down as well as any other potential periods of system instability.

The AT28BV64B can only be written using the software data protection feature. A series of three write commands to specific addresses with specific data must be presented to the device before writing in the byte or page mode. The same three write commands must begin each write operation. All software write commands must obey the page mode write timing specifications. The data in the 3-byte command sequence is not written to the device; the addresses in the command sequence can be utilized just like any other location in the device.

Any attempt to write to the device without the 3-byte sequence will start the internal write timers. No data will be written to the device; however, for the duration of  $t_{WC}$ , read operations will effectively be polling operations.

### 4.7 Device Identification

An extra 64 bytes of EEPROM memory are available to the user for device identification. By raising A9 to  $12V \pm 0.5V$  and using address locations 7FC0H to 7FFFH, the additional bytes may be written to or read from in the same manner as the regular memory array.

### 5. DC and AC Operating Range

|                              | AT28BV64B-20   |
|------------------------------|----------------|
| Operating Temperature (Case) | -40° C - 85° C |
| V <sub>CC</sub> Power Supply | 2.7V to 3.6V   |

### 6. Operating Modes

| Mode                  | CE              | ŌĒ                            | WE              | I/O              |
|-----------------------|-----------------|-------------------------------|-----------------|------------------|
| Read                  | V <sub>IL</sub> | V <sub>IL</sub>               | V <sub>IH</sub> | D <sub>OUT</sub> |
| Write <sup>(2)</sup>  | V <sub>IL</sub> | V <sub>IH</sub>               | V <sub>IL</sub> | D <sub>IN</sub>  |
| Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup>              | X               | High Z           |
| Write Inhibit         | Х               | X                             | V <sub>IH</sub> |                  |
| Write Inhibit         | Х               | V <sub>IL</sub>               | X               |                  |
| Output Disable        | Х               | V <sub>IH</sub>               | Х               | High Z           |
| Chip Erase            | V <sub>IL</sub> | V <sub>H</sub> <sup>(3)</sup> | V <sub>IL</sub> | High Z           |

\*NOTICE:

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

2. Refer to AC Programming Waveforms.

3.  $V_H = 12.0V \pm 0.5V$ .

### 7. Absolute Maximum Ratings\*



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

### 8. DC Characteristics

| Symbol          | Parameter                                                | Condition                                               | Min | Max  | Units |
|-----------------|----------------------------------------------------------|---------------------------------------------------------|-----|------|-------|
| ILI             | Input Load Current $V_{IN} = 0V \text{ to } V_{CC} + 1V$ |                                                         |     | 10   | μΑ    |
| I <sub>LO</sub> | Output Leakage Current                                   | $V_{I/O} = 0V \text{ to } V_{CC}$                       |     | 10   | μΑ    |
| I <sub>SB</sub> | V <sub>CC</sub> Standby Current CMOS                     | $\overline{CE} = V_{CC} - 0.3V \text{ to } V_{CC} + 1V$ |     | 50   | μΑ    |
| I <sub>CC</sub> | V <sub>CC</sub> Active Current                           | f = 5 MHz; I <sub>OUT</sub> = 0 mA                      |     | 15   | mA    |
| V <sub>IL</sub> | Input Low Voltage                                        |                                                         |     | 0.6  | V     |
| V <sub>IH</sub> | Input High Voltage                                       |                                                         | 2.0 |      | V     |
| V <sub>OL</sub> | Output Low Voltage                                       | I <sub>OL</sub> = 1.6 mA                                |     | 0.45 | V     |
| V <sub>OH</sub> | Output High Voltage                                      | I <sub>OH</sub> = -100 μA                               | 2.0 |      | V     |



### 9. AC Read Characteristics

|                                   |                                                              | AT28BV64B-20 |     |       |
|-----------------------------------|--------------------------------------------------------------|--------------|-----|-------|
| Symbol                            | Parameter                                                    | Min          | Max | Units |
| t <sub>ACC</sub>                  | Address to Output Delay                                      |              | 200 | ns    |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                           |              | 200 | ns    |
| t <sub>OE</sub> <sup>(2)</sup>    | OE to Output Delay                                           | 0            | 80  | ns    |
| t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE to Output Float                                     | 0            | 55  | ns    |
| t <sub>OH</sub>                   | Output Hold from OE, CE or Address, Whichever Occurred First | 0            |     | ns    |

## 10. AC Read Waveforms<sup>(1)(2)(3)(4)</sup>



Notes: 1.  $\overline{\text{CE}}$  may be delayed up to  $t_{\text{ACC}}$  -  $t_{\text{CE}}$  after the address transition without impact on  $t_{\text{ACC}}$ .

- 2.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{CE}}$   $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{CE}}$  or by  $t_{\text{ACC}}$   $t_{\text{OE}}$  after an address change without impact on  $t_{\text{ACC}}$ .
- 3.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$  whichever occurs first ( $C_L = 5 \text{ pF}$ ).
- 4. This parameter is characterized and is not 100% tested.

## 11. Input Test Waveforms and Measurement Level



## 12. Output Test Load



### 13. Pin Capacitance

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max Units |    | Conditions     |
|------------------|-----|-----------|----|----------------|
| C <sub>IN</sub>  | 4   | 6         | pF | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 8   | 12        | pF | $V_{OUT} = 0V$ |

Note: 1. This parameter is characterized and is not 100% tested.



# KTTIC http://www.kttic.comet

### 14. AC Write Characteristics

| Symbol                             | Parameter                    | Min               | Max | Units |
|------------------------------------|------------------------------|-------------------|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Set-up Time      | 0                 |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time            | 100               |     | ns    |
| t <sub>CS</sub>                    | Chip Select Set-up Time      | 0                 |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time        | 0                 |     | ns    |
| t <sub>WP</sub>                    | Write Pulse Width (WE or CE) | 200               |     | ns    |
| t <sub>DS</sub>                    | Data Set-up Time             | 100               |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time           | 0                 |     | ns    |
| $t_{DV}$                           | Time to Data Valid           | NR <sup>(1)</sup> |     |       |
| t <sub>WPH</sub>                   | Write Pulse Width High       | 100               |     | ns    |

Notes: 1. NR = No Restriction

### 15. AC Write Waveforms

### 15.1 WE Controlled



### 15.2 CE Controlled



<sup>2.</sup> All byte write operations must be preceded by the SDP command sequence.

## 16. Page Mode Characteristics

| Symbol           | Parameter              | Min | Max | Units |
|------------------|------------------------|-----|-----|-------|
| t <sub>WC</sub>  | Write Cycle Time       |     | 10  | ms    |
| t <sub>AS</sub>  | Address Set-up Time    | 0   |     | ns    |
| t <sub>AH</sub>  | Address Hold Time      | 100 |     | ns    |
| t <sub>DS</sub>  | Data Set-up Time       | 100 |     | ns    |
| t <sub>DH</sub>  | Data Hold Time         | 0   |     | ns    |
| t <sub>WP</sub>  | Write Pulse Width      | 200 |     | ns    |
| t <sub>BLC</sub> | Byte Load Cycle Time   |     | 100 | μs    |
| t <sub>WPH</sub> | Write Pulse Width High | 100 |     | ns    |

## 17. Write Algorithm<sup>(1)</sup>



Notes: 1. Data Format: I/O7 - I/O0 (Hex); Address Format: A12 - A0 (Hex).

- 2. Data protect state will be re-activated at the end of the write cycle.
- 3. 1 to 64 bytes of data are loaded.

# KTTIC http://www.kttic.comet

# 18. Software Data Protection Write Cycle Waveforms<sup>(1)(2)(3)</sup>



Notes: 1. A0 - A12 must conform to the addressing sequence for the first three bytes as shown above.

- 2. A6 through A12 must specify the same page address during each high to low transition of WE (or CE) after the software code has been entered.
- 3.  $\overline{OE}$  must be high only when  $\overline{WE}$  and  $\overline{CE}$  are both low.

## 19. Data Polling Characteristics<sup>(1)</sup>

| Symbol           | Parameter                         | Min | Тур | Max | Units |
|------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>  | Data Hold Time                    | 0   |     |     | ns    |
| t <sub>OEH</sub> | OE Hold Time                      | 0   |     |     | ns    |
| t <sub>OE</sub>  | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>WR</sub>  | Write Recovery Time               | 0   |     |     | ns    |

Notes: 1. These parameters are characterized and not 100% tested.

2. See AC Read Characteristics.

### 20. Data Polling Waveforms



# 21. Toggle Bit Characteristics<sup>(1)</sup>

| Symbol            | Parameter                         | Min | Тур | Max | Units |
|-------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>   | Data Hold Time                    | 10  |     |     | ns    |
| t <sub>OEH</sub>  | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>   | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>OEHP</sub> | OE High Pulse                     | 150 |     |     | ns    |
| t <sub>WR</sub>   | Write Recovery Time               | 0   |     |     | ns    |

1. These parameters are characterized and not 100% tested. Notes:

2. See AC Read Characteristics.

## 22. Toggle Bit Waveforms



Notes: 1. Toggling either  $\overline{OE}$  or  $\overline{CE}$  or both  $\overline{OE}$  and  $\overline{CE}$  will operate toggle bit.

2. Beginning and ending state of I/O6 will vary.

3. Any address location may be used, but the address should not vary.



## 23. Ordering Information<sup>(1)</sup>

### 23.1 Standard Package

| t <sub>ACC</sub> | I <sub>cc</sub> | (mA)    |                |         |                   |
|------------------|-----------------|---------|----------------|---------|-------------------|
| (ns)             | Active          | Standby | Ordering Code  | Package | Operation Range   |
| 200              | 15              | 0.05    | AT28BV64B-20JI | 32J     | Industrial        |
|                  |                 |         | AT28BV64B-20PI | 28P6    | (-40° C to 85° C) |
|                  |                 |         | AT28BV64B-20SI | 28S     |                   |
|                  |                 |         | AT28BV64B-20TI | 28T     |                   |

Note: 1. See "Valid Part Numbers" below.

## 23.2 Green Package Option (Pb/Halide-free)

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |         |                |         |                   |
|------------------|----------------------|---------|----------------|---------|-------------------|
| (ns)             | Active               | Standby | Ordering Code  | Package | Operation Range   |
| 200              | 15                   | 0.05    | AT28BV64B-20JU | 32J     | Industrial        |
|                  |                      |         | AT28BV64B-20TU | 28T     | (-40° C to 85° C) |
|                  |                      |         | AT28BV64B-20SU | 28S     |                   |

| Package Type |                                                              |  |  |  |  |
|--------------|--------------------------------------------------------------|--|--|--|--|
| 32J          | 32-lead, Plastic J-leaded Chip Carrier (PLCC)                |  |  |  |  |
| 28P6         | 28-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP)     |  |  |  |  |
| 28S          | 28-lead, 0.300" Wide, Plastic Gull Wing Small Outline (SOIC) |  |  |  |  |
| 28T          | 28-lead, Plastic Thin Small Outline Package (TSOP)           |  |  |  |  |

### 24. Valid Part Numbers

The following table lists standard Atmel products that can be ordered.

| Device Numbers | Speed | Package and Temperature Combinations |  |
|----------------|-------|--------------------------------------|--|
| AT28BV64B      | 20    | JI, JU, PI, SI, SU, TI, TU           |  |

## 25. Packaging Information

#### **32J - PLCC** 25.1



32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC)

TITLE

2325 Orchard Parkway

San Jose, CA 95131

DRAWING NO.

32J

REV.

В

# KTTIC http://www.kttic.commit\_

### 25.2 28P6 - PDIP







COMMON DIMENSIONS (Unit of Measure = mm)

SYMBOL MIN NOM MAX NOTE Α 4.826 Α1 0.381 36.703 37.338 D Note 2 15.240 Ε 15.875 E1 13.462 13.970 Note 2 В 0.356 0.559 B1 1.041 1.651 \_ 3.048 3.556 С 0.203 0.381 15.494 17.526 2.540 TYP

Notes: 1. This package conforms to JEDEC reference MS-011, Variation AB.

 Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

09/28/01

2325 Orchard Parkway San Jose, CA 95131 TITLE
28P6, 28-lead (0.600"/15.24 mm Wide) Plastic Dual Inline Package (PDIP)

DRAWING NO. REV.

28P6

B

#### 25.3 28S - SOIC

Dimensions in Millimeters and (Inches). Controlling dimension: Millimeters. 0.51(0.020) 0.33(0.013) 7.60(0.2992) 10.65(0.419) 7.40(0.2914) 10.00(0.394) PIN 1 ID 1.27(0.50) BSC **TOP VIEW** 18.10(0.7125) 2.65(0.1043) 17.70(0.6969) 2.35(0.0926) 0.30(0.0118) 0.10(0.0040) SIDE VIEWS  $0^{\circ} \sim 8^{\circ}$ 0.32(0.0125) 0.23(0.0091) 1.27(0.050) 0.40(0.016) 8/4/03 TITLE DRAWING NO. REV. 2325 Orchard Parkway 28S, 28-lead, 0.300" Body, Plastic Gull Wing Small Outline (SOIC) 28S В San Jose, CA 95131



JEDEC Standard MS-013

# KTTIC http://www.kttic.comet

### 25.4 28T - TSOP



Notes:

- 1. This package conforms to JEDEC reference MO-183.
- 2. Dimensions D1 and E do not include mold protrusion. Allowable protrusion on E is 0.15 mm per side and on D1 is 0.25 mm per side.
- 3. Lead coplanarity is 0.10 mm maximum.

| SYMBOL | MIN          | NOM   | MAX   | NOTE   |  |
|--------|--------------|-------|-------|--------|--|
| Α      | _            | _     | 1.20  |        |  |
| A1     | 0.05         | _     | 0.15  |        |  |
| A2     | 0.90         | 1.00  | 1.05  |        |  |
| D      | 13.20        | 13.40 | 13.60 |        |  |
| D1     | 11.70        | 11.80 | 11.90 | Note 2 |  |
| E      | 7.90         | 8.00  | 8.10  | Note 2 |  |
| L      | 0.50         | 0.60  | 0.70  |        |  |
| L1     | (            |       |       |        |  |
| b      | 0.17         | 0.22  | 0.27  |        |  |
| С      | 0.10         | _     | 0.21  |        |  |
| е      | e 0.55 BASIC |       |       |        |  |
|        |              |       |       |        |  |

12/06/02 D. **REV**.

С

2325 Orchard Parkway San Jose, CA 95131 **TITLE 28T**, 28-lead (8 x 13.4 mm) Plastic Thin Small Outline Package, Type I (TSOP)

DRAWING NO. 28T